Claims
- 1. A circuit configuration, comprising:a number of function blocks having inputs and outputs; connections connecting said inputs and outputs of each of said function blocks to at least one other of said function blocks, said connections including at least one subset in the form of a respective interlocking element having a normal mode, a test mode, a further data input and a further data output; an activation line for switching said interlocking element from said normal mode to said test mode; data line sections connecting said further data inputs and outputs to one another forming a shift register from said interlocking elements to provide a scan path; and at least one electrically programmable protection element disposed along at least one of said activation line and said data line sections for selectively interrupting and connecting a given one of said lines to a defined potential.
- 2. The circuit configuration according to claim 1, wherein said at least one protection element is a line section disposed in said given line for electrical disconnection.
- 3. The circuit configuration according to claim 1, wherein said at least one protection element is a line section to be produced electrically and being disposed between said given line and the defined potential.
- 4. The circuit configuration according to claim 1, wherein said at least one protection element is formed with a logic gate disposed in said given line and having another input to be irreversibly connected to a defined potential by a line section to be selectively disconnected and produced electrically for switching off said logic gate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98118302 |
Sep 1998 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/EP99/07189, filed Sep. 28, 1999, which designated the United States.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
27 38 113 |
Mar 1978 |
DE |
196 04 776 |
Aug 1997 |
DE |
197 11 478 |
Oct 1998 |
DE |
WO 9729515 |
Aug 1997 |
WO |
Non-Patent Literature Citations (1)
Entry |
NN86091575 (Method to Reconfigure Logic Signal Paths; IBM Technical Disclosure Bulletin; vol. #:29 Issue # 4, pp. 1575-1578; Sep. 1, 1986). |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP99/07189 |
Sep 1999 |
US |
Child |
09/820250 |
|
US |