Claims
- 1. Circuitry for recovering clock information from a CDR signal comprising:
first circuitry for producing from a reference clock signal a plurality of differently phase-shifted candidate recovered clock signals; and second circuitry for producing a recovered clock signal based on a selection from among the candidate recovered clock signals, the selection being based on a digitalized comparison between phases of transitions in the CDR signal and the recovered clock signal so that during an absence in CDR signal transitions, no change is made in the selection.
- 2. The circuitry defined in claim 1 wherein the second circuitry comprises:
phase detector circuitry for producing an output signal pulse when a CDR signal transition has phase that deviates from the phase of the recovered clock signal.
- 3. The circuitry defined in claim 2 wherein the output signal pulse is produced only when the CDR signal transition has phase that is ahead of the recovered clock signal phase, and wherein the phase detector circuitry produces a separately recognizable output signal pulse when the CDR signal transition has phase that is behind the recovered clock signal phase.
- 4. The circuitry defined in claim 3 wherein the second circuitry further comprises:
digital integrator circuitry for integrating together the output signal pulses and the separately recognizable output signal pulses.
- 5. The circuitry defined in claim 4 wherein the digital integrator circuitry is configured to output a net count of the output signal pulses and the separately recognizable output signal pulses, counting the output pulses in one direction and counting the separately recognizable output signal pulses in a second, opposite direction.
- 6. The circuitry defined in claim 1 wherein the second circuitry comprises:
first subcircuitry for preliminarily selecting two of the candidate recovered clock signals that are adjacent to one another in phase; and second subcircuitry for finally selecting one of the preliminarily selected candidate recovered clock signals as the recovered clock signal.
- 7. The circuitry defined in claim 1 wherein the second circuitry comprises:
first subcircuitry for preliminarily selecting two of the candidate recovered clock signals that are adjacent to one another in phase; and second subcircuitry for interpolating between the preliminarily selected candidate recovered clock signals to produce the recovered clock signal.
- 8. The circuitry defined in claim 1 wherein the first circuitry comprises phase locked loop circuitry.
- 9. A method for recovering clock information from a CDR signal comprising:
producing a plurality of differently phase-shifted candidate recovered clock signals from a reference clock signal having frequency related to the clock information frequency; and selecting from the candidate recovered clock signals at least one such signal based on proximity between the phases of that signal and transitions in the CDR signal, the selected candidate recovered clock signal being used as a basis for deriving a recovered clock signal, the selecting being changeable only in response to further transitions in the CDR signal.
- 10. Circuitry for recovering clock information from a CDR signal without the CDR signal having to satisfy a run length requirement comprising:
first circuitry for producing from a reference clock signal, which has frequency having a first predetermined relationship to frequency of the clock information, a plurality of candidate recovered clock signals, all of the candidate recovered clock signals having frequency that has a second predetermined relationship to the frequency of the clock information, and the candidate recovered clock signals having respective different phases that subdivide a cycle of the clock information; and second circuitry for selecting at least one of the candidate recovered signals for use as a basis for a recovered clock signal based on proximity of transitions in the CDR signal to transitions in the selected candidate recovered clock signal, the second circuitry maintaining a selection it has made until subsequent transitions in the CDR signal have closer proximity to transitions in another of the candidate recovered clock signals.
- 11. The circuitry defined in claim 10 wherein the first and second predetermined relationships are the same relationship.
- 12. The circuitry defined in claim 11 wherein the first and second predetermined relationships are equality to the frequency of the clock information.
- 13. The circuitry defined in claim 10 wherein the first circuitry comprises phase locked loop circuitry.
- 14. The circuitry defined in claim 10 wherein the second circuitry comprises first subcircuitry for producing digital signals indicative of a phase comparison between transitions in the recovered clock signal and transitions in the CDR signal.
- 15. The circuitry defined in claim 14 wherein the second circuitry comprises second subcircuitry for digitally processing the digital signals to produce a digital selection of at least one candidate recovered clock signal.
- 16. The circuitry defined in claim 10 wherein the second circuitry comprises:
first subcircuitry for preliminarily selecting two of the candidate recovered clock signals that are adjacent to one another in phase; and second subcircuitry for finally selecting one of the two preliminarily selected candidate recovered clock signals as the recovered clock signal.
- 17. The circuitry defined in claim 10 wherein the second circuitry comprises:
first subcircuitry for preliminarily selecting two of the candidate recovered clock signals that are adjacent to one another in phase; and second subcircuitry for interpolating between the preliminarily selected candidate recovered clock signals to produce the recovered clock signal.
Parent Case Info
[0001] This is a continuation-in-part of U.S. patent application Ser. No. 09/805,843, filed Mar. 13, 2001, which claims the benefit of U.S. provisional patent application No. 60/189,212, filed Mar. 14, 2000, both of which prior applications are hereby incorporated by reference herein in their entireties.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60189212 |
Mar 2000 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09805843 |
Mar 2001 |
US |
Child |
10454731 |
Jun 2003 |
US |