Claims
- 1. A method of manufacturing a semiconductor device, which method comprises:
- forming a dielectric layer on a surface of a semiconductor substrate;
- forming a conductive layer on the dielectric layer;
- patterning to form a gate electrode, having side surfaces, on the surface of the semiconductor substrate in an N-channel transistor region with a gate dielectric layer therebetween;
- using the gate electrode as a mask, ion implanting a first N-type impurity to form a lightly doped drain (N-LDD) implant:
- forming a first sidewall spacer, having a first width, on the side surfaces of the gate electrode;
- using the gate electrode and first sidewall spacer as a mask, ion implanting the first N-type impurity to form a moderately or heavily doped source/drain implant in the semiconductor substrate;
- forming a second sidewall spacer, having a second width, on the first sidewall spacer;
- using the gate electrode and the first and second sidewall spacers thereon as a mask, implanting a second N-type impurity, different from the first N-type impurity, to form a second N-type impurity implant in the semiconductor substrate;
- activation annealing to form:
- an N-LDD region, comprising the first N-type impurity, extending to a first depth below the surface of the semiconductor substrate;
- a moderately or heavily doped source/drain region, comprising the first N-type impurity, extending to a second depth greater than the first depth; and
- a region, comprising the second N-type impurity, extending to a third depth greater than the second depth and forming a graded junction extending under the source/drain region, thereby reducing junction capacitance.
- 2. The method according to claim 1, wherein the dielectric layer comprises a silicon oxide, and the semiconductor substrate comprises doped monocrystalline silicon.
- 3. The method according to claim 2, wherein the gate electrode comprises doped polycrystalline silicon.
- 4. The method according to claim 1, wherein the second N-type impurity has a greater diffusion coefficient than the first N-type impurity.
- 5. The method according to claim 4, wherein the first N-type impurity comprises arsenic, and the second N-type impurity comprises phosphorous.
- 6. The method according to claim 5, comprising ion implanting the first N-type impurity as a dosage of about 1.times.10.sup.13 atoms cm.sup.-2 to about 1.times.10.sup.14 atoms cm.sup.-2, and at an energy of about 10 KeV to about 40 KeV to form the N-LDD implant.
- 7. The method according to claim 6, comprising implanting the first N-type impurity at a dosage of about 5.times.10.sup.14 atoms cm.sup.-2 to about 5.times.10.sup.15 atoms cm.sup.-2, and at an energy of about 20 KeV to about 60 KeV to form the first N-type impurity moderately or heavily doped source/drain implant.
- 8. The method according to claim 7, comprising implanting the second N-type impurity at a dosage of about 1.times.10.sup.13 atoms cm.sup.-2 to about 1.times.10.sup.14 atoms cm.sup.-2, and at an energy of about 20 KeV to about 40 KeV to form the second N-type impurity doped implant.
- 9. The method according to claim 8, comprising activation annealing at a temperature of about 1,000.degree. C. to about 1,200.degree. C. for about 10 seconds to about 60 seconds.
- 10. The method according to claim 1, wherein the first and second sidewall spacers comprise a material selected from the group consisting of a silicon oxide, a silicon nitride and a silicon oxynitride.
- 11. The method according to claim 1, wherein the first width of the first sidewall spacer is about 150.ANG. to about 200.ANG.; and
- the second width of the second sidewall spacer is about 700.ANG. to about 1,000.ANG..
- 12. The method according to claim 1, wherein the first depth is about 600.ANG. to about 900.ANG., the second depth is about 1,000.ANG. to about 1,500.ANG., and the third depth is about 2,000.ANG. to about 2,500.ANG..
- 13. The method according to claim 1, wherein the first and second sidewall spacers comprises a different insulating material.
Parent Case Info
This application is a division of 08/923,996 filed Sep. 5, 1997.
US Referenced Citations (2)
Divisions (1)
|
Number |
Date |
Country |
Parent |
923996 |
Sep 1997 |
|