The present invention relates to a composite substrate including a silicon layer and a method of manufacturing the composite substrate.
Recently, technologies to decrease parasitic capacitance for improving the performance of a semiconductor device have advanced. Examples of a technology to decrease the parasitic capacitance include an SOS (Silicon On Sapphire) structure. For example, examples of a method which forms the SOS structure include a technology which is disclosed in Japanese Unexamined Patent Publication JP-A 10-12547(1998).
However, in the technology disclosed in JP-A 10-12547(1998), because lattice structures of silicon and sapphire are different to each other, lattice defects occur in the silicon.
Thereby, a composite substrate which includes a silicon layer having less lattice defects is required.
A method of manufacturing a composite substrate according to an embodiment of the invention includes: a step of preparing a first substrate which is formed of a first silicon having a dopant; a step of forming a semiconductor layer by forming a second silicon on a main surface of the first substrate by an epitaxial growth; a step of bonding the semiconductor layer and a second substrate of insulation; and a step of selectively etching the semiconductor layer from the first substrate side up to a middle portion in a thickness direction of the semiconductor layer using an etchant, as the etchant being used whose etching rate with respect to silicon is decreased by a not less than a constant value in a dopant concentration of a threshold which is lower than a dopant concentration of the first substrate, and in the step of forming a semiconductor layer, the semiconductor layer being formed so as to include a first region in a thickness direction, which first region is in contact with the first substrate and in which the dopant concentration is decreased down to the threshold with increase in distance from the first substrate.
A composite substrate according to an embodiment of the invention includes: an insulating substrate and a semiconductor layer of which one main surface is bonded to an upper surface of the insulating substrate, a dopant concentration of the semiconductor layer being decreased from an other main surface of the semiconductor layer toward the one main surface of the semiconductor layer which is on a substrate side.
A composite substrate according to another embodiment of the invention includes: an insulating substrate and a semiconductor layer of which one main surface is bonded to an upper surface of the insulating substrate, a dopant concentration of the semiconductor layer being increased from a middle portion in a thickness direction of the semiconductor layer toward an other main surface of the semiconductor layer and from the middle portion in the thickness direction of the semiconductor layer toward the one main surface of the semiconductor layer which is on a substrate side.
According to the invention, a composite substrate which includes a silicon layer having less lattice defects can be provided.
a) to 1(c) are cross-sectional views showing steps of a method of manufacturing a composite substrate according to an embodiment of the invention;
a) to 2(c) are cross-sectional views showing manufacturing steps after the steps of
a) is a plan view showing a schematic configuration of a composite substrate according to an embodiment of the invention, and
a) to 4(c) are cross-sectional views showing steps of a method of manufacturing a composite substrate according to an embodiment of the invention;
a) to 5(c) are cross-sectional views showing manufacturing steps after the steps of
a) and 6(b) are cross-sectional views showing manufacturing steps after the steps of
a) is a plan view showing a schematic configuration of a composite substrate according to an embodiment of the invention, and
An example of an embodiment of a method of manufacturing a composite substrate of the invention will be described with reference to drawings.
First, as shown in
Subsequently, a second silicon is formed by an epitaxial growth on the upper surface in the arrow D1 direction side of the first substrate 10, and as shown in
As for the semiconductor layer 20, a layer which is p-type or n-type silicon and in which the dopant is in a smaller concentration than in the first substrate 10 can be adopted. The semiconductor layer 20 is formed so that the dopant concentration is gradually decreased from the first substrate 10 side toward the upper surface side. A main surface of the semiconductor layer 20 of the side which does not contact the first substrate 10 is formed so as to have any one of p− and n− dopant concentration having relatively low concentration, and non-doped concentration. The p− dopant concentration may be in a range of less than 1×1016 [atoms/cm3]. The n− dopant concentration may be in a range of less than 5×1015 [atoms/cm3]. Here, the “non-doped silicon” means merely a silicon which is not intentionally doped with impurities, and is not limited to intrinsic silicon in which impurities are not included. The semiconductor layer 20 of the present embodiment adopts p-type silicon and is formed so that the dopant concentration of the upper surface portion is p−. In addition, a superscript “−” of “p” and “n” is based on a resistance value of the silicon. The dopant concentration of the semiconductor layer 20 is controlled by adjusting a supply amount of impurities when the epitaxial growth is performed. Non-doped silicon can be formed by making the supply of impurities be zero. Moreover, the dopant concentration may be gradually changed due to a diffusion decrease of the dopants which is generated when the epitaxial growth is performed.
In this way, the semiconductor layer 20 is configured, and thus, the semiconductor layer 20 has a distribution of a dopant concentration in the thickness direction. In other words, the semiconductor layer 20 is formed so as to have a first region 20x in at least the thickness direction which first region is in contact with the first substrate 10. The first region 20x is formed so that the dopant concentration is decreased down to a threshold described below with increase in distance from the first substrate 10. In the present embodiment, the decrease of the dopant concentration is also continued from the threshold with increase in distance from the first region 20x.
In the above-described step, in the semiconductor layer 20, the epitaxial growth may not be performed until the diffusion concentration of the dopant is saturated. In this case, the formed epitaxial layer is configured by only a transition region in which the dopant concentration is gradually changed from the first substrate 10 side. For example, by leaving the dopant concentration of the epitaxial layer to an extent which slightly exceeds a boundary of dopant concentration (threshold described below) in which the etching speed of an etchant is greatly changed, the thickness of the epitaxial layer can be smaller due to the etching.
Subsequently, as shown in
Subsequently, as shown in
In addition, at the time of the bonding, a method which does not use adhesive such as resin is adopted, and the semiconductor layer 20 and the second substrate 30 are directly bonded to each other by solid state bonding which uses interatomic force, or the like. At the time of the direct bonding, a combined layer may be formed between the semiconductor layer 20 and the second substrate 30. When the bonding is performed using the solid state bonding, it is preferable that surface roughness of the bonded surface of the semiconductor layer 20 and the second substrate 30 is small. For example, this surface roughness is represented by arithmetic average roughness Ra. A range of the surface roughness Ra may be less than 10 nm. By decreasing the average surface roughness Ra, the applied pressure when the semiconductor layer and the second substrate are bonded to each other can be decreased.
Through the steps up to here, an intermediate product, which includes the semiconductor layer 20 between the first substrate 10 and the second substrate 30, is produced.
Subsequently, as shown in
In addition, as shown in
Through the steps up to here, as shown in
In the above-described manufacturing method, gradient of the dopant concentration of the semiconductor layer 20 which becomes the functional layer 21 is formed on the surface of the side which is to be bonded to the second substrate 30 before being bonded to the second substrate 30. In this way, since the gradient is formed before the bonding, compared to a case where the gradient is formed after the bonding, unevenness of the thickness of the functional layer 21, which is formed on the upper surface of the second substrate 30, can be decreased. If the gradient is formed after the bonding, since the processing is performed from the first substrate 10 side, the functional layer is subjected to influence of unevenness of the thickness of the first substrate 10 or to influence of warping of the second substrate 30. A case where the functional layer in which the thickness is smaller than at least one of an unevenness amount of the thickness of the first substrate 10 and a warping amount of the second substrate 30 is formed is particularly effective. In addition, in general, it is said that there is the thickness unevenness of ±10 [μm] in the silicon wafer. The thickness unevenness is significantly larger than the value of submicron from several tens of nm to several hundreds of nm, which is the thickness required in the silicon of an SOS substrate.
In the above-described steps, in the semiconductor layer 20 of the second substrate 30 side, the dopant concentration is significantly low, and the electric resistance is high. According to this configuration, when a semiconductor-device-function portion is formed on the functional layer 21 of the composite substrate 40, improved characteristics of having smaller parasitic capacitance or noise can be realized.
After the manufacturing of the composite substrate 40, the composite substrate 40 may be polished precisionally. Uniformity of the thickness of the functional layer 21 can be improved due to the precision polishing. For example, examples of the etching means which is used in the fine etching include dry etching. Dry etching includes etching using a chemical reaction and etching using physical collision. Examples of etching using a chemical reaction include etching using reactive vapor (gas), etching using ions and ion beams, and etching using a radical. Examples of etching gas which is used for the reactive ion include sulfur hexafluoride (SF6), and carbon tetrafluoride (CF4). In addition, Examples of etching using physical collision include etching using ion beams. Examples of etching using ion beams include a method that uses a Gas Cluster Ion Beam (GCIB). It is possible to favorably perform the fine etching even with respect to a material substrate having a large area by scanning the substrate material 20× using a movable stage while etching the narrow region using the etching means.
In the above-described steps, the first substrate 10 is ground, and thus, the thickness is decreased. However, the grinding step may be omitted. When the grinding step is omitted, the first substrate 10 is removed by etching or the like.
In the above-described steps, a step in which the substrate is cleaned is not described. However, the substrate may be cleaned if necessary. Examples of a method of cleaning the substrate include various methods such as cleaning using ultrasonic waves, washing using an organic solvent, cleaning using chemicals, or cleaning using O2 ashing. These cleaning methods may be adopted in combination.
In the above-described example, the case where the dopant concentration of the semiconductor layer 20 is continuously decreased with increase in distance from the first substrate 10 is described as an example. However, the invention is not limited to this example if it includes the first region 20x. For example, the dopant concentration of the region of the semiconductor layer 20 which is positioned on the side opposite to the first substrate 10 across the first region 20x may be equal to or more than the threshold, may be approximately equal to the threshold, and may be changed in stages in the thickness direction.
First, as shown in
Subsequently, silicon is formed by an epitaxial growth on the upper surface in the arrow D1 direction side of the first substrate 10, and thus, a semiconductor layer 20A is formed. The semiconductor layer 20A is formed by laminating a first semiconductor layer 20a and a second semiconductor layer 20b in the order from the first substrate 10 side. Specifically, first, as shown in
As for the first semiconductor layer 20a, a layer which is p-type or n-type silicon and in which the dopant is smaller than in the first substrate 10 can be adopted. The first semiconductor layer 20a is formed so that the dopant concentration is gradually decreased from the first substrate 10 side toward the upper surface side. The upper surface portion (the surface on the side opposite to the surface which is in contact with the first substrate 10) of the first semiconductor layer 20 is formed so as to have any one of p− and n− dopant concentration having a relatively low concentration, and non-doped concentration. The p− dopant concentration may be in a range less than 1×1016 [atoms/cm3]. The n− dopant concentration may be in a range of less than 5×1016 [atoms/cm3]. The first semiconductor layer 20a of the present embodiment adopts p-type silicon and is formed so that the dopant concentration of the upper surface portion is p−. That is, the first semiconductor layer 20a includes the first region 20x in the portion which is in contact with the first substrate 10.
Subsequently, silicon is formed by an epitaxial growth on the upper surface in the arrow D1 direction side of the first semiconductor layer 20a, and as shown in
As for the second semiconductor layer 20b, a layer which is p-type or n-type silicon and in which the dopant is much compared to the first semiconductor layer 20a can be adopted. The second semiconductor layer 20b is formed so that the dopant concentration is gradually increased from the first semiconductor layer 20a side toward the upper surface side direction of the arrow D1 direction side. The upper surface portion of the second semiconductor layer 20 is formed so as to have any one dopant concentration of n++, n+, p+, and p++. The second semiconductor layer 20b of the present embodiment adopts p-type silicon and is formed so that the dopant concentration of the upper surface portion is p++.
Here, the first semiconductor layer 20a and the second semiconductor layer 20b are separately formed, however, they may be formed continuously. An integral formation of the first semiconductor layer 20a and the second semiconductor layer 20b is performed by adjusting a supply amount of impurities. In the integral semiconductor layer 20A, it is considered that the first semiconductor layer 20a and the second semiconductor layer 20b are divided at an inflection point, in which the increase and decrease in the dopant concentration are changed.
In the semiconductor layer 20A formed in this way, the dopant concentration in the middle portion in the thickness direction is lowest, and the dopant concentration is increased as it approaches the upper surface side and the lower surface side (first substrate 10 side). That is, the semiconductor layer 20A includes the first region 20x on the first substrate 10 side in the thickness direction, and includes a second region 20y on the main surface side opposite to the first substrate 10. The second region 20y is formed so that the dopant concentration is decreased from the main surface of the semiconductor layer which is on the side opposite to the first substrate 10, toward the first substrate 10 side of the semiconductor layer in the thickness direction of the semiconductor layer. Moreover, in this example, the dopant concentration in the main surface on the side opposite to the first substrate 10 of the second region 20y is higher than the threshold. In addition, an intermediate region 20z in which the dopant concentration is less than or equal to the threshold is provided between the first region 20x and the second region 20y.
In the above-described step, in the first semiconductor layer 20a and the second semiconductor layer 20b, the epitaxial growth may not be performed until the diffusion concentration of the dopant is saturated.
Subsequently, the second semiconductor layer 20b of the semiconductor layer 20A is etched from the arrow D1 direction side, and as shown in
Subsequently, as shown in
Subsequently, as shown in
Through the steps up to here, an intermediate product, which includes the semiconductor layer 20A between the first substrate 10 and the second substrate 30, is generated.
Subsequently, as shown in
In addition, as shown in
Through the steps up to here, as shown in
In the above-described manufacturing method, gradient of the dopant concentration is formed on the surface of the side which is to be bonded to the second substrate 30 before being bonded to the second substrate 30. In this way, since the gradient is formed before the bonding, compared to a case where the gradient is formed after the bonding, unevenness of the thickness of the functional layer which is formed on the upper surface of the second substrate 30 can be decreased. If the gradient is formed after the bonding, since the processing is performed from the lower surface of the first substrate 10, the functional layer is subjected to influence of unevenness of the thickness of the first substrate 10 or to influence of warping of the second substrate 30. A case where the functional layer in which the thickness is smaller than at least one of an unevenness amount of the thickness of the first substrate 10 and a warping amount of the second substrate 30 is formed is particularly effective.
As the above-described manufacturing method, since the dopant concentration is designed in the thickness direction of the semiconductor layer 20A, the dopant concentration of the portion which is left as the functional layer can be freely designed. For example, even when the dopant concentration of not less than the threshold is required in the functional layer, a functional layer having a desired dopant concentration can be accurately manufactured in a desired thickness.
In the above-described example, before the second semiconductor layer 20b is bonded to the second substrate 30, the etching step which removes the second region of the second semiconductor layer 20b is provided. However, when the layer having a low resistance is left as the functional layer, the etching step may be omitted.
In the above-described example, the second region 20y is formed so as to have the dopant concentration of not less than the threshold in the main surface on the side opposite to the first substrate 10. However, the dopant concentration of the second region may be less than or equal to the threshold.
In the example of each embodiment described above, when the semiconductor layers 20 and 20A and the second substrate 30 are bonded to each other, the main surfaces of the semiconductor layers 20 and 20A on the side opposite to the first substrate 10 may be in an amorphous state.
Moreover, it is preferable that the semiconductor layers 20 and 20A are formed so as to have the thickness of not less than an undulation level of the second substrate 30. For example, when a sapphire substrate is used as the second substrate 30, since the sapphire substrate has an undulation level of an approximately 10 μm, it is preferable that the thicknesses of the semiconductor layers 20 and 20A are equal to or more than 10 μm. The semiconductor layers are formed in this way, and thus, the functional layer 21 having a desired thickness can be formed without receiving adverse effects of an undulation level of the second substrate 30.
10: First substrate
11: First thin substrate
20: Semiconductor layer
20
x: First region
20
y: Second region
20
z: Intermediate region
21: Functional layer
30: Second substrate
40: Composite substrate
Number | Date | Country | Kind |
---|---|---|---|
2010-266111 | Nov 2010 | JP | national |
2010-266112 | Nov 2010 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP2011/077677 | 11/30/2011 | WO | 00 | 5/29/2013 |