Claims
- 1. A compound semiconductor device comprising:
- a compound semiconductor layer;
- a source region and a drain region formed on the compound semiconductor layer;
- a composite structural layer including at least first, second and third layer portions formed over the source and drain regions having an opening located between the source and drain regions and forming edges of the first, second and third layer portions; and
- a gate electrode having a perpendicular portion extending through the opening in the structural layer substantially perpendicularly to the compound semiconductor layer and located closer to the source region than to the drain region, the edges of at least one of the second and third layer portions adjacent to the source region and the drain region, respectively, being spaced from the perpendicular portion of the gate electrode by different distances, and the first layer portion extending above the second and third layer portions to engage the gate electrode, the gate electrode also having an enlarged portion above the first layer portion of the structural layer which extends beyond the opening therein in a direction parallel to the structural layer so that the structural layer supports the enlarged portion of the gate electrode
- 2. A compound semiconductor device according to claim 1 wherein the other of the second and third layer portions is also spaced from the perpendicular portion of the gate electrode.
- 3. A compound semiconductor device according to claim 2 wherein the first, second and third layer portions of the structural layer are a SiN layer, a SiON layer, and a SiN layer, respectively.
- 4. A compound semiconductor device according to claim 2, wherein the edge of the source region adjacent to the perpendicular portion of the gate electrode is substantially flush with the edge of the third layer portion of the structural layer and the edge of the drain region adjacent to the perpendicular portion of the gate electrode is substantially flush with the edge of the second layer portion of the structural layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-45225 |
Feb 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/813,980, filed on Dec. 26, 1991, now abandoned, which is a division of application Ser. No. 07/658,218, filed on Feb. 20, 1991, now U.S. Pat. No. 5,110,751.
US Referenced Citations (5)
Foreign Referenced Citations (10)
Number |
Date |
Country |
54-884 |
Jan 1979 |
JPX |
59-21193 |
May 1984 |
JPX |
59-193069 |
Nov 1984 |
JPX |
60-4268 |
Jan 1985 |
JPX |
60-145669 |
Aug 1985 |
JPX |
61-156887 |
Jul 1986 |
JPX |
63-21877 |
Jan 1988 |
JPX |
63-208275 |
Aug 1988 |
JPX |
63-305566 |
Dec 1988 |
JPX |
2-18942 |
Jan 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Webster's II, New Riverside University Dictionary, 1984, p. 876. |
"Low-Noise FET for Microwave Applications" by Kiyoho Kamei et al., Toshiba Review, vol. 43, No. 8 (1988), pp. 621-624. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
658218 |
Feb 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
813980 |
Dec 1991 |
|