This application relates to a multi-layer substrate for an electronic device, and more particularly to forming a low conductive emission substrate for an electronic device.
Electronic components, such as switches, can be formed on a die which can then be received on a substrate for inclusion in a larger electronic circuit. For example,
A multi-layer substrate according to an exemplary aspect of the present disclosure includes a ground structure, a plurality of dielectric layers on the ground structure and a plurality of conductive layers separating the plurality of dielectric layers. The conductive layers include a first conductive layer and a second conductive layer and a connection electrically coupling the first conductive layer and the second conductive layer. The first conductive layer and the ground structure are configured to define a first parasitic capacitance there between and the first conductive layer and the second conductive layer are configured to define a second, negating parasitic capacitance there between.
In a further non-limiting embodiment, at least one of the plurality of dielectric layers is formed using a laser deposition process.
In a further non-limiting embodiment of any of the foregoing examples, at least one of the plurality of dielectric layers is formed using an E-beam deposition process.
In a further non-limiting embodiment of any of the foregoing examples, at least one of the plurality of dielectric layers are selected from the group consisting of silicon carbide, silicon nitride, silicon dioxide, aluminum nitride, aluminum oxide, alumina, hafnium dioxide, and hafnia.
In a further non-limiting embodiment of any of the foregoing examples, at least one of the plurality of conductive layers are formed using the laser deposition process.
In a further non-limiting embodiment of any of the foregoing examples, at least one of the plurality of conductive layers are selected from the group consisting of copper, aluminum, nickel, and gold.
A further non-limiting embodiment of any of the foregoing examples includes a die coupled to one of the plurality of conductive layers.
In a further non-limiting embodiment of any of the foregoing examples, the die corresponds to a switch.
In a further non-limiting embodiment of any of the foregoing examples, one of the plurality of dielectric layers and one of the plurality of conductive layers collectively provide a Faraday shield.
In a further non-limiting embodiment of any of the foregoing examples, at least one of the plurality of dielectric layers includes hafnia.
A method of manufacturing a multi-layer substrate according to an exemplary aspect of the present disclosure includes: forming a first dielectric layer; forming a first conductive layer on the first dielectric layer; forming a second dielectric layer on the first conductive layer such that the second dielectric layer is separated by the first conductive layer from the first dielectric layer; forming a second conductive layer on the second dielectric layer; and electrically coupling the first conductive layer to the second conductive layer.
In a further non-limiting embodiment of any of the foregoing examples, each of the first dielectric layer and the second dielectric layer have a thickness less than 381 microns.
In a further non-limiting embodiment of any of the foregoing examples, each of the first conductive layer and the second conductive layer are formed using at least one of a laser deposition process or an E-beam deposition process.
A further non-limiting embodiment of any of the foregoing examples includes applying an electrical component to the second dielectric layer, wherein the first dielectric layer is formed on a ground structure.
In a further non-limiting embodiment of any of the foregoing examples, the electrical component includes a switch.
In a further non-limiting embodiment of any of the foregoing examples, at least one of the first dielectric layer or the second dielectric layer are selected from the group consisting of silicon carbide, silicon nitride, silicon dioxide, aluminum nitride, aluminum oxide, alumina, hafnium dioxide, and hafnia.
In a further non-limiting embodiment of any of the foregoing examples, at least one of the first conductive layer or the second conductive layer are selected from the group consisting of copper, aluminum, nickel, and gold.
A method of controlling parasitic capacitance in a multi-layer substrate according to an exemplary aspect of the present disclosure includes: providing a multi-layer substrate including a ground structure, a plurality of dielectric layers on the ground structure, and a plurality of conductive layers separating the plurality of dielectric layers, the plurality of conductive layers including a first conductive layer and a second conductive layer, the first conductive layer and the ground structure defining a first parasitic capacitance there between; establishing a second parasitic capacitance between the first conductive layer and the second conductive layer; and negating the effects of the first parasitic capacitance with the second parasitic capacitance with regard to electromagnetic emission to the ground structure.
As discussed above,
As described above, an effective parasitic capacitance 20 occurs between the first conductive layer 14a and the ground structure 18 via the first insulating layer 16a. To address the effective parasitic capacitance 20, a second insulating layer 16b is formed on the first conductive layer 14a, and a second conductive layer 14b is formed on the second insulating layer 16b. The conductive layers 14a, 14b are electrically coupled via a connection 24 to form a second effective parasitic capacitance 26 between the second conductive layer 14b and the first conductive layer 14a via the second insulating layer 16b. The second parasitic capacitance 26 negates the effects of the effective parasitic capacitance 20, and provides a conductive emissions protection function by reducing electromagnetic emission to the ground structure 18. In one example the substrate 22 is operable to reduce conductive emissions to a level 1,000 times less than that exhibited by substrate 10. The substrate 22 may therefore be described as a low conductive emission substrate.
The electrical component 12 is received on the second conductive layer 14b. In one example, the electrical component 12 corresponds to a MOSFET, JFET, or BJT switch which may be formed on a die. The layers 14a, 16a provide a “Faraday shield” due to the insulating effect they provide between the electrical component 12 and the ground structure 18.
The insulating layers 16a, 16b may be formed using a pulsed laser deposition technique in which a laser is pulsed to form a thin layer of insulating material, or may be formed using an E-beam deposition process (in which an electron beam is used instead of a laser beam). In one example the insulating layers 16a, 16b have a thickness significantly less than 381 microns (15 mils). In one example the insulating layers 16a, 16b have a thickness of 1 micron (0.04 mils). In one example the insulating layers 16a, 16b have a thickness between 0.05-5.00 microns (0.0019-0.196 mils). Some example deposited materials for the insulating layers 16a, 16b include silicon carbide (“SiC”), silicon nitride (“Si3N4”), silicon dioxide (“SiO2”), aluminum nitride (“AlN”), aluminum oxide or alumina (“Al2O3”), and hafnium dioxide or hafnia (“HfO2”). One laser capable of forming the layers 16a, 16b is manufactured by BlueWave Semiconductors. Reducing a thickness of the layers 16a, 16b can improve the thermal conductivity of the substrate 22 to conduct heat from the electrical component 12 to the ground structure 18 efficiently.
The conductive layers 14a, 14b may also be formed using the pulsed laser deposition technique, the E-beam deposition technique, or a chemical vapor process. Some example deposited materials for the conductive layers 14a, 14b include copper, aluminum, nickel, and gold. The formation of thin conductive layers 14a, 14b can also help improve thermal conductivity between the electrical component 12 and the ground plate 18. The laser deposition technique mentioned above results in a layer of material deposited in column-like formations.
Equation 1, shown below, may be used to calculate a capacitance.
where
As shown in Equation 1, decreasing the distance between conductive layers 14a, 14b can undesirably increase the effective parasitic capacitance 20 of the multi-layer substrate 22. However, by electrically coupling the conductive layers 14a, 14b via connection 24, the effective parasitic capacitance 20 can be diminished.
Although a preferred embodiment of this invention has been disclosed, a worker of ordinary skill in this art would recognize that certain modifications would come within the scope of the claims. For that reason, the following claims should be studied to determine their true scope and content.
The present disclosure is a continuation of U.S. patent application Ser. No. 12/212,975, filed Sep. 18, 2008 now U.S. Pat No 8,242,375.
Number | Name | Date | Kind |
---|---|---|---|
4323756 | Brown et al. | Apr 1982 | A |
4523528 | Hastings et al. | Jun 1985 | A |
4607316 | Wada et al. | Aug 1986 | A |
4814232 | Bluege et al. | Mar 1989 | A |
5052102 | Fong et al. | Oct 1991 | A |
5079069 | Howard et al. | Jan 1992 | A |
5106461 | Volfson et al. | Apr 1992 | A |
5306560 | Wright et al. | Apr 1994 | A |
5386798 | Lowndes et al. | Feb 1995 | A |
5449536 | Funkhouser et al. | Sep 1995 | A |
5607899 | Yoshida et al. | Mar 1997 | A |
5663081 | Sung et al. | Sep 1997 | A |
5745334 | Hoffarth et al. | Apr 1998 | A |
5745335 | Watt | Apr 1998 | A |
5966294 | Harada et al. | Oct 1999 | A |
6045671 | Wu et al. | Apr 2000 | A |
6156654 | Ho et al. | Dec 2000 | A |
6353189 | Shimada et al. | Mar 2002 | B1 |
6373673 | Anthony | Apr 2002 | B1 |
6452781 | Ahiko et al. | Sep 2002 | B1 |
6524643 | Nakamura et al. | Feb 2003 | B1 |
6873513 | Anthony | Mar 2005 | B2 |
6903918 | Brennan | Jun 2005 | B1 |
6961231 | Alexander et al. | Nov 2005 | B1 |
7209368 | Lauffer et al. | Apr 2007 | B2 |
7411278 | Wen et al. | Aug 2008 | B2 |
8071890 | Hsu et al. | Dec 2011 | B2 |
8595924 | McKinzie, III | Dec 2013 | B2 |
20040109298 | Hartman et al. | Jun 2004 | A1 |
20070096293 | Wen et al. | May 2007 | A1 |
20070181993 | Choi et al. | Aug 2007 | A1 |
20070218333 | Iwamoto | Sep 2007 | A1 |
20080216298 | Dudnikov | Sep 2008 | A1 |
20080253054 | Anthony et al. | Oct 2008 | A1 |
20090017309 | Lee et al. | Jan 2009 | A1 |
20090079041 | Huang et al. | Mar 2009 | A1 |
20090168293 | Kim | Jul 2009 | A1 |
20100265026 | Soendker et al. | Oct 2010 | A1 |
20110037559 | Block et al. | Feb 2011 | A1 |
20130032389 | Tokura et al. | Feb 2013 | A1 |
20130105190 | Knyazev | May 2013 | A1 |
Number | Date | Country |
---|---|---|
1679295 | Jul 2006 | EP |
1788117 | May 2007 | EP |
2028216 | Feb 2009 | EP |
2236540 | Apr 1991 | GB |
57077320 | May 1982 | JP |
2006286958 | Oct 2006 | JP |
9921805 | May 1999 | WO |
2010063946 | Jun 2010 | WO |
Entry |
---|
Huang et al., Parasitic Capacitance Cancellation of Integrated CM Filter Using Bi-Directional Coupling Ground Technique, Progress in Electromagnetic Research B, vol. 52, 19-36, 2013. |
Summons to attend oral proceedings pursuant to Rule 115(1) EPC from the European Patent Office dated Sep. 5, 2014. |
Number | Date | Country | |
---|---|---|---|
20120236464 A1 | Sep 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12212975 | Sep 2008 | US |
Child | 13486490 | US |