Claims
- 1. A method for detecting electrical defects on test structures of a semiconductor die, the semiconductor die comprising a plurality of first test structures that are designed to have a first voltage potential during a voltage contrast inspection and a plurality of second test structures that are designed to have a second voltage potential during a voltage contrast inspection, wherein the first voltage potential differs from the second voltage potential, comprising:a. with a charged particle beam, inspecting a region of the semiconductor die continuously in a first direction so that a plurality of field of views of portions of the region are continuously obtained, thereby obtaining voltage contrast data from the multiple field of views indicative of whether there are defective test structures in the region; and b. analyzing the voltage contrast data to determine whether there are one or more defective test structures.
- 2. The method of claim 1 wherein the at least one defect detected in step a is located outside the region inspected in step a.
- 3. The method of claim 1 wherein the charged particle beam is an electron beam.
- 4. The method of claim 2 comprising the further step c of inspecting the semiconductor die in a second direction to locate at least one defect detected in step b.
- 5. The method of claim 1 wherein step b comprises comparing voltage contrast data obtained in step a to a database.
- 6. The method of claim 5 wherein the database comprises expected voltage contrast images.
- 7. The method of claim 1 wherein step b comprises comparing voltage contrast data to a truth table.
- 8. The method of claim 8 wherein the truth table indicate which test structures are expected to appear dark and which are expected to appear light.
- 9. The method of claim 1 wherein steps a and b are performed simultaneously.
- 10. The method of claim 4 wherein steps a and b are interrupted when a defective structure is detected.
- 11. The method of claim 10 wherein step c is taken directly after steps a and b are interrupted.
- 12. The method of claim 11 wherein steps a and b are resumed after step c is completed.
- 13. The method of claim 1 wherein the region is predetermined.
- 14. A method for detecting electrical defects on test structures of a semiconductor die, the semiconductor die comprising a plurality of electrically-isolated test structures and a plurality of non-electrically-isolated test structures, comprising:a. establishing for the plurality of electrically-isolated test structures voltages different than the voltages of the plurality of non-electrically-isolated test structures; b. inspecting a region of the semiconductor die continuously in a first direction, thereby obtaining voltage contrast data indicative of whether there are defective test structures; c. analyzing the voltage contrast data to determine whether there are one or more defective test structures; and d. inspecting the semiconductor die in a second direction to locate at least one defect detected in step c, wherein steps b and c are performed simultaneously and are interrupted when a defective structure is detected, wherein step d is taken directly after steps b and c are interrupted, wherein steps b and c are resumed after step d is completed, and wherein step b is completed for the entirety of the region before step d.
- 15. A method for detecting electrical defects on test structures of a semiconductor die, the semiconductor die comprising a plurality of electrically-isolated test structures and a plurality of non-electrically-isolated test structures, comprising:a. establishing for the plurality of electrically-isolated test structures voltages different than the voltages of the plurality of non-electrically-isolated test structures; and b. inspecting a region of the semiconductor die continuously in a first direction, thereby obtaining voltage contrast data indicative of whether there are defective test structures; c. analyzing the voltage contrast data to determine whether there are one or more defective test structures; and d. inspecting the semiconductor die in a second direction to locate at least one defect detected in step c, wherein the region is predetermined, and wherein step b is completed for the entirety of the region before step d.
- 16. The method of claim 1 wherein the semiconductor die rests on a stage and step a comprises moving the stage.
- 17. The method of claim 1 wherein the semiconductor die rests on a stage under a column through which the particle beam travels and step a comprises moving the column relative to the stage.
- 18. The method of claim 16 wherein step a further comprises moving a particle beam.
- 19. The method of claim 18 wherein the moving the particle beam in step a comprises moving the particle beam back and forth in the second direction.
- 20. The method of claim 19 wherein the combined motion of the particle beam and stage in step a forms a serpentine pattern over the semiconductor die.
- 21. The method of claim 20 wherein the beam and stage are moved relative to the semiconductor die to produce the serpentine pattern.
- 22. The method of claim 1 wherein the region is substantially rectangular.
- 23. The method of claim 22 wherein the region is substantially elongated in the first direction.
CROSS REFERENCE TO RELATED PATENT APPLICATION
This application claims the benefit of U.S. Provisional Application No. 60/170,655 filed on Dec. 14, 1999, the disclosure of which is incorporated herein by reference.
This application is related to concurrently filed U.S. patent applications having application Ser. Nos. 09/648,093, 09/648,380, 09/648,109, 09/648,212, 09/648,095, 09/648,381, 09/648,096, 09/648,379, and 09/648,092.
This application claims the benefit of U.S. Provisional Application No. 60/197,510 filed on Apr. 18, 2000, the disclosure of which is incorporated herein by reference.
US Referenced Citations (18)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 853 243 |
Jul 1998 |
EP |
0 892 275 |
Jan 1999 |
EP |
WO 9922310 |
May 1999 |
WO |
WO 9922311 |
May 1999 |
WO |
Non-Patent Literature Citations (2)
Entry |
Tugbawa, et al, “Pattern And Process Dependencies In Copper Damascene Chemical Mechanical Polishing Processes,” Jun. 1998, VLSI Multilevel Interconnect conference (VMIC). |
Park et al, “Multi-Level Pattern Effects In Copper CMP,” Oct. 1999, CMP Symposium Electrochemical Society Meeting. |
Provisional Applications (2)
|
Number |
Date |
Country |
|
60/170655 |
Dec 1999 |
US |
|
60/197510 |
Apr 2000 |
US |