Claims
- 1. A silicon wafer having a top surface, a bottom surface and an oxygen precipitate concentration profile therein between the top surface and the bottom surface, the oxygen precipitate concentration profile comprising;
first and second peaks at first and second predetermined depths from the top and bottom surfaces of the wafer, respectively; a Denuded Zone (DZ) between the top surface of the wafer and the first peak and between the bottom surface of the wafer and the second peak; and a concave region between the first and second peaks.
- 2. The silicon wafer of claim 1, wherein the oxygen precipitate concentration profile is symmetrical with respect to a central surface of the silicon wafer that is centrally located between the top and bottom surfaces.
- 3. The silicon wafer of claim 1, wherein the depth of the denuded zones is in the range of about 10 μm to about 40 μm from the top and bottom surfaces of the silicon wafer.
- 4. The silicon wafer of claim 3, wherein the depth of the denuded zones is about 30 μm from the top of both surfaces of the silicon wafer.
- 5. The silicon wafer of claim 1, wherein the oxygen precipitate concentrations at the first and second peaks are at least about 1×109 cm−3.
- 6. The silicon wafer of claim 1, wherein the oxygen precipitate concentration in the concave region between the first and second peaks is at least about 1×108 cm−3.
- 7. The silicon wafer of claim 1, wherein crystal originated precipitates (COPs) only are present in the wafer in the concave region between the first and second peaks.
- 8. A silicon wafer having a top surface, a bottom surface and a vacancy concentration profile therein between the top surface and the bottom surface, the vacancy concentration profile comprising:
first and second peaks at first and second predetermined depths from the top and bottom surfaces of the wafer, respectively; a region having a predetermined vacancy concentration, which is lower than a critical concentration, between the top surface of the wafer and the first peak and between the bottom surface of the wafer and the second peak; and a concave region between the first and second peaks.
- 9. The silicon wafer of claim 8, wherein the vacancy concentration profile is symmetrical with respect to a central surface of the silicon wafer that is centrally located between the top and bottom surfaces.
- 10. The silicon wafer of claim 8, wherein crystal originated precipitates (COPs) only are present in the wafer in the bulk region between the first and second peaks.
- 11. A method of manufacturing a silicon wafer, comprising:
performing a Rapid Thermal Annealing (RTA) process on a silicon wafer having a top surface and a bottom surface in an atmosphere of a gas mixture comprising a gas which has a vacancy injection effect and a gas which has an interstitial silicon injection effect on the top and bottom surfaces of the silicon wafer, to generate nucleation centers, which serve as oxygen precipitate growth sites during subsequent heat treatment, in a nucleation center concentration profile from the top surface to the bottom surface of the wafer, the nucleation center concentration profile comprising:
first and second peaks at first and second predetermined depths from the top and bottom surfaces of the wafer, respectively; a region having a predetermined nucleation center concentration, which is lower than a critical concentration, between the top surface of the wafer and the first peak and between the bottom surface of the wafer and the second peak; and a concave region between the first and second peaks.
- 12. The method of claim 11, wherein the step of performing a rapid thermal annealing process also produces a vacancy concentration profile from the top surface to the bottom surface of the wafer, the vacancy concentration profile comprising:
first and second peaks at first and second predetermined depths from the top and bottom surfaces of the wafer, respectively; a region having a predetermined vacancy concentration, which is lower than a critical concentration, between the top surface of the wafer and the first peak and between the bottom surface of the wafer and the second peak; and a concave region between the first and second peaks.
- 13. The method of claim 11, further comprising the step of performing a subsequent heat treatment on the silicon wafer to form an oxygen precipitate concentration profile from the top surface to the bottom surface of the wafer, the oxygen precipitate concentration profile comprising:
first and second peaks at first and second predetermined depths from the top and bottom surfaces of the wafer, respectively; a Denuded Zone (DZ) between the top surface of the wafer and the first peak and between the bottom surface of the wafer and the second peak; and a concave region between the first and second peaks.
- 14. The method of claim 11, wherein the gas mixture comprises nitrogen (N2) gas and argon (Ar) gas.
- 15. The method of claim 12, wherein the gas mixture comprises nitrogen (N2) gas and argon (Ar) gas.
- 16. The method of claim 11, wherein the oxygen precipitate concentrations in the first and second peaks and in the concave region are controlled by adjusting a mixing ratio of the gas mixture.
- 17. The method of claim 11, wherein the depths of the denuded zones are controlled by adjusting a mixing ratio of the gas mixture.
- 18. The method of claim 16, wherein the oxygen precipitate concentrations in the first and second peaks and in the concave region further are controlled by adjusting the temperature and time of the rapid thermal annealing process.
- 19. The method of claim 17, wherein the depths of the denuded zones further are controlled by adjusting the temperature and time of the rapid thermal annealing process.
- 20. The method of claim 11, wherein the step of performing a rapid thermal annealing process comprises rapidly cooling the wafer at a rate of at least about 30° C./second.
- 21. The method of claim 20, wherein the step of performing a rapid thermal annealing process is carried out at a temperature of at least about 1150° C.
- 22. The method of claim 21, wherein the step of performing a rapid thermal annealing process is carried out for a period of time of at least about 5 seconds.
- 23. The method of claim 21, wherein the step of performing a rapid thermal annealing process is carried out at about 1150° C. or more for about 30 seconds or more.
- 24. The method of claim 21, wherein the step of performing a rapid thermal annealing process is carried out at about 1250° C. or more for about 5 seconds.
- 25. The method of claim 13, wherein the step of performing a subsequent heat treatment on the silicon wafer is carried out at a temperature of between about 800° C. and about 1000° C. for between about 4 and about 20 hours.
- 26. The method of claim 11, wherein the oxygen precipitate concentration profile is controlled to be symmetrical with respect to a central surface of the silicon wafer that is centrally located between the top and bottom surfaces.
- 27. The silicon wafer of claim 11, wherein the depth of the denuded zones is in the range of about 10 μm to about 40 μm from the top and bottom surfaces of the silicon wafer.
- 28. The silicon wafer of claim 11, wherein the depth of the denuded zones is about 30 μm from the top and bottom surfaces of the silicon wafer.
- 29. The silicon wafer of claim 11, wherein the oxygen precipitate concentrations at the first and second peaks are at least about 1×109 cm−3.
- 30. The silicon wafer of claim 11, wherein the oxygen precipitate concentration in the concave region between the first and second peaks is at least about 1×108 cm−3.
- 31. The method of claim 11, wherein the rapid thermal annealing is carried out during a donor killing step of a wafering process for the silicon wafer.
- 32. The method of claim 11, further comprising polishing the top surface of the wafer after the performing rapid thermal annealing process.
- 33. The method of claim 11, wherein the performing step is preceded by:
pulling an ingot from molten silicon in a hot zone furnace according to an ingot pulling rate profile where the pulling rate of the ingot is high enough so that formation of interstitial agglomerates is prevented, but low enough so that formation of vacancy agglomerates is limited to within a vacancy-rich region around the central axis of the ingot; and slicing the ingot in a radial direction to provide the silicon wafer.
- 34. The method of claim 11, wherein the performing step is preceded by:
pulling an ingot from molten silicon in a hot zone furnace according to an ingot pulling rate profile that produces a vacancy-rich region including vacancy agglomerates at the center thereof, and a pure region outside the vacancy-rich region, the pure region including interstitial point defects without vacancy agglomerates and interstitial agglomerates; and slicing the ingot in a radial direction to provide the silicon wafer.
- 35. The method of claim 11, wherein the performing step is preceded by:
pulling an ingot from molten silicon in a hot zone furnace according to an ingot pulling rate profile where the pulling rate of the ingot is high enough so that formation of interstitial agglomerates is prevented, but low enough so that formation of vacancy agglomerates is prevented; and slicing the ingot in a radial direction to provide the silicon wafer.
- 36. The method of claim 11, wherein the performing step is preceded by:
pulling an ingot from molten silicon in a hot zone furnace according to an ingot pulling rate profile that produces point defects and does not produce interstitial agglomerates and vacancy agglomerates; and slicing the ingot in a radial direction to produce the silicon wafer.
- 37. The method of claim 11, wherein the performing step is preceded by:
pulling an ingot from molten silicon in a hot zone furnace according to an ingot pulling rate profile where the pulling rate of the ingot is high enough so that vacancy agglomerates are formed through the diameter of the ingot without forming interstitial agglomerates; and slicing the ingot in a radial direction to provide the silicon wafer.
- 38. The method of claim 33, wherein the size of the vacancy agglomerates which are formed in the silicon wafer during the pulling step is about 0.2 μm.
- 39. The method of claim 34, wherein the size of the vacancy agglomerates which are formed in the silicon wafer during the pulling step is about 0.2 μm.
- 40. The method of claim 35, wherein the size of the vacancy agglomerates which are formed in the silicon wafer during the pulling step is about 0.2 μm.
- 41. The method of claim 33, wherein the ingot pulling step further comprises cooling the ingot being pulled to a predetermined temperature at a cooling rate of at least about 1.4° K./min based on the temperature of the ingot at the center.
- 42. The method of claim 34, wherein the ingot pulling step further comprises cooling the ingot being pulled to a predetermined temperature at a cooling rate of at least about 1.4° K./min based on the temperature of the ingot at the center.
- 43. The method of claim 35, wherein the ingot pulling step further comprises cooling the ingot being pulled to a predetermined temperature at a cooling rate of at least about 1.4° K./min based on the temperature of the ingot at the center.
- 44. The method of claim 33, wherein the ingot pulling step comprises pulling the ingot at a pulling rate in the range of about 0.5 to about 1.0 mm/min.
- 45. The method of claim 34, wherein the ingot pulling step comprises pulling the ingot at a pulling rate in the range of about 0.5 to about 1.0 mm/min.
- 46. The method of claim 35, wherein the ingot pulling step comprises pulling the ingot at a pulling rate in the range of about 0.5 to about 1.0 mm/min.
- 47. A Czochralski puller for growing monocrystalline silicon ingots, comprising:
a chamber enclosure; a crucible in the chamber enclosure that holds molten silicon; a seed holder in the chamber enclosure, adjacent the crucible to hold a seed crystal; a heater in the chamber enclosure, surrounding the crucible; a ring-shaped heat shield housing in the chamber enclosure, including inner and outer heat shield housing walls that are separated from one another, and a heat shield housing top and a heat shield housing bottom which connect the inner and outer heat shield housing walls, the heat shield housing top sloping upwards from the inner heat shield housing wall to the outer heat shield housing wall, and the heat shield housing bottom sloping downwards from the inner heat shield housing wall to the outer heat shield housing wall; and a support member that supports the heat shield housing within the crucible.
- 48. The Czochralski puller of claim 47, wherein the ring-shaped heat shield housing is filled with a heat absorbing material.
- 49. The Czochralski puller of claim 47, further comprising a cooling jacket between the heat shield and the seed holder.
- 50. The Czochralski puller of claim 49, further comprising a heat shield plate which surrounds the ingot being pulled, between the heat shield housing and the cooling jacket.
- 51. The Czochralski puller of claim 50, wherein the puller further is configured to pull the seed holder from the crucible to grow the molten silicon into the cylindrical monocrystalline silicon ingot, which grows in a cylindrical shape and forms an ingot-molten silicon interface with the molten silicon; at least one of the lengths of the inner and outer heat shield housing walls of the heat shield housing, the slope angles of the heat shield housing top and bottom, the distance between the ingot and the inner heat shield housing wall, the distance between the crucible and the outer heat shield housing wall, the distance between the molten silicon and the inner heat shield housing wall and the location of the heat shield plate being selected such that the pulled ingot is cooled at a rate of at least about 1.4° K./min based on the temperature of the ingot at the center thereof, from the temperature at the ingot-molten silicon interface to a predetermined temperature of the ingot.
- 52. The Czochralski puller of claim 47, wherein the heat shield housing is formed of carbon ferrite.
Priority Claims (3)
Number |
Date |
Country |
Kind |
97-4291 |
Feb 1997 |
KR |
|
97-54899 |
Oct 1997 |
KR |
|
99-50467 |
Nov 1999 |
KR |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of application Ser. No. 09/454,675, filed Dec. 3, 1999, which itself is a divisional application of application Ser. No. 08/989,591, filed Dec. 12, 1997 (now U.S. Pat. No. 6,045,610) and claims the benefit of provisional Application Serial No. 60/063,086 filed Oct. 24, 1997. This application also is a continuation-in-part of application Ser. No. 09/320,102, filed May 26, 1999, and Ser. No. 09/320,210, filed May 26, 1999, which are themselves continuations-in-part of the above-cited application Ser. No. 08/989,591. This application also claims benefit of provisional application No. 60/172,352, filed Dec. 16, 1999. All of the above-referenced applications are assigned to the assignee of the present application, and the disclosures of all of these applications are hereby incorporated herein by reference in their entirety.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60063086 |
Oct 1997 |
US |
|
60172352 |
Dec 1999 |
US |
Divisions (2)
|
Number |
Date |
Country |
Parent |
09702503 |
Oct 2000 |
US |
Child |
10217635 |
Aug 2002 |
US |
Parent |
08989591 |
Dec 1997 |
US |
Child |
09454675 |
Dec 1999 |
US |
Continuation in Parts (4)
|
Number |
Date |
Country |
Parent |
09454675 |
Dec 1999 |
US |
Child |
09702503 |
Oct 2000 |
US |
Parent |
09320102 |
May 1999 |
US |
Child |
10217635 |
Aug 2002 |
US |
Parent |
09320210 |
May 1999 |
US |
Child |
09320102 |
May 1999 |
US |
Parent |
08989591 |
Dec 1997 |
US |
Child |
09320210 |
May 1999 |
US |