Claims
- 1. A multi-mesa field effect transistor (FET) structure comprising:
a plurality of Si-containing mesa regions, each mesa region having sidewall surfaces that are doped so as to form source and drain regions; a channel region in each of said mesa regions, said channel region electrically contacting said source and drain regions; a gate dielectric located atop said channel region on a surface of each of said mesa regions; and a gate conductor atop said gate dielectric.
- 2. The multi-mesa FET structure of claim 1 wherein said Si-containing mesa comprises a Si-containing layer of a silicon-on-insulator wafer.
- 3. The multi-mesa FET structure of claim 1 wherein said plurality of Si-containing mesa regions are configured in a nested pattern.
- 4. The multi-mesa FET structure of claim 1 wherein said plurality of Si-containing mesa regions are configured in a parallel pattern.
- 5. The multi-mesa FET structure of claim 1 wherein said gate dielectric is a dielectric material having a dielectric constant greater than 10.
- 6. The multi-mesa FET structure of claim 1 wherein said source and drain regions are uniformly doped through said sidewall surfaces.
- 7. A method of forming a damascene gate field effect transistor (FET) structure comprising the steps of:
providing a planar structure comprising a pad stack located atop a Si-containing layer; removing portions of the pad stack to define at least one device aperture in said structure; forming at least one mesa region comprising a portion of said Si-containing layer in said at least one device aperture, said at least one mesa region having sidewall portions; forming a dielectric material having an opening that exposes a portion of said at least one mesa region; forming a first gate region including a channel region, gate dielectric and gate conductor in said opening, said channel region being formed into said at least one mesa region, while said gate dielectric and gate dielectric being formed on said at least one mesa region; removing said dielectric material about said gate region and forming spacers on exposed vertical sidewalls of said gate conductor; and forming source and drain regions in said sidewall portions of said at least one mesa region.
- 8. The method of claim 7 further comprising removing said dielectric material about said gate region in two stages after the gate is formed, said two stages comprising the steps of first removing said dielectric material over the sidewall portions of said at least one mesa region to a height above the top of the at least one mesa region; forming spacers on exposed vertical sidewalls of the said gate conductor; and removing remaining dielectric material over the source and drain area to completely expose the sidewall portions of said at least one mesa region.
- 9. The method of claim 7 further comprising forming a second gate region of opposite plurality of said first gate region in other mesa regions by forming one type of FET after another, where within each iteration the area not containing the particular type of FET is blocked with an etch resistant and CMP resistant hardmask, which is discarded after each iteration.
- 10. The method of claim 7 further comprising forming silicide or non-silicide contacts atop of the at least one mesa region which includes the source and drain region.
- 11. The method of claim 7 wherein said source and drain regions are formed by a gas phase doping process, a plasma doping process, angled ion implantation, or a combination thereof.
- 12. The method of claim 7 wherein spacers are formed in said opening prior to forming said channel region, said spacers are formed by first removing said dielectric material over the channel region a height above the top of the at least one mesa region; forming spacers on exposed vertical sidewalls of the dielectric material; and removing the dielectric material over the at least one mesa region to expose the sidewall portions.
- 13. The method of claim 7 wherein said at least one device aperture is filled with alternating layers of two materials, one being resistant to an etch chemistry and the other easily etched by the said etch chemistry, said alternating layers being used in defining the at least one mesa region.
- 14. A method of forming a field effect transistor comprising the steps of:
providing a planar structure comprising a patterned pad stack located atop a surface of Si-containing layer, said patterned pad stack surrounded by shallow trench isolation regions which extend into said Si-containing layer; lining said structure including said patterned pad stack with a nitride layer; providing an oxide layer that is coplanar with a surface of said nitride layer that is located atop an upper surface of said patterned pad stack and removing said nitride layer and a portion of said patterned pad stack to form at least one device aperture; forming at least one mesa region in said at least one device aperture, said at least one mesa region including sidewall portions; forming a mesa fill material on a portion of said at least one mesa region; forming source and drain regions in said sidewall portions of said at least one mesa region; removing the mesa fill material to expose a portion of said at least one mesa region; and forming a first gate region including a channel region, gate dielectric and gate conductor on said exposed portion of said at least one mesa region, said channel region being formed into said at least one mesa region, while said gate dielectric and gate dielectric being formed on said at least one mesa region.
- 15. The method of claim 14 further comprising forming a second gate region of opposite plurality of said first gate region in other mesa regions by sequentially doping the source and drain regions of each type, where within each iteration, exposing the source and drain for one type of FET, and doping the exposed source and drain regions, and, filling up the volume above the exposed source and drain by depositing dielectric and planarizing such that the top of the dielectric surface is level with the top surface of said dielectric fill material.
- 16. The method of claim 14 further comprising a processing step between the formation of the shallow trench isolation and formation of at least one device aperture, said processing step comprising removing said shallow trench isolation regions partially and lining said structure including said pad stack with a silicon nitride layer or a layer of material that is resistant to wet etch chemistry of silicon dioxide; and providing a second silicon dioxide layer that is coplanar with a surface of said nitride layer that is located atop an upper surface of said pad stack and removing said nitride layer and a portion of said pad stack to form at least one device aperture;
- 17. The method of claim 14 wherein said gate dielectric is a high-k dielectric having a dielectric constant of about 10 or greater.
- 18. The method of claim 14 further comprising forming silicide or non-silicide contacts on the exposed mesa structure in the source and in the drain.
- 19. The method of claim 14 further comprising filling spaces between the at least one mesa region within the sidewall portions with an insulator material or a conducting material.
- 20. The method of claim 14 wherein said source and drain regions are formed by a gas phase doping process, a plasma doping process, angled ion implantation, or a combination thereof.
RELATED APPLICATIONS
[0001] This application is related to co-pending and co-assigned U.S. application Ser. No. 09/961,010, filed Sep. 21, 2001, the entire content of which is incorporated herein by reference.