Claims
- 1. A multi-mesa field effect transistor (FET) structure comprising:a plurality of Si-containing mesa regions, each mesa region having sidewall surfaces that are doped so as to form source and drain regions including source/drain extension regions; a channel region in each of said mesa regions, said channel region electrically contacting said source and drain regions; a gate dielectric located atop said channel region on a surface of each of said mesa regions; and a gate conductor atop said gate dielectric; and a dielectric material or a stack of dielectric material and a spacer located above the source/drain extension regions, wherein said channel region is abutted by said source/drain extension regions.
- 2. The multi-mesa FET structure of claim 1 wherein said Si-containing mesa comprises a Si-containing layer of a silicon-on-insulator wafer.
- 3. The multi-mesa FET structure of claim 1 wherein said plurality of Si-containing mesa regions are configured in a nested pattern.
- 4. The multi-mesa FET structure of claim 1 wherein said plurality of Si-containing mesa regions are configured in a parallel pattern.
- 5. The multi-mesa FET structure of claim 1 wherein said gate dielectric is a dielectric material having a dielectric constant greater than 10.
- 6. The multi-mesa FET structure of claim 1 wherein said source and drain regions are uniformly doped through said sidewall surfaces.
RELATED APPLICATIONS
This application is related to co-pending and co-assigned U.S. application Ser. No. 09/961,010, filed Sep. 21, 2001, the entire content of which is incorporated herein by reference.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
B.J. Machesney, et al., “Corner Enhanced Field-Effect Transistor”, IBM Technical Disclosure Bulletin, vol. 34, N .12, May 1992 (pp. 101-102). |