Claims
- 1. A data processor formed on a semiconductor chip used with a synchronous DRAM, the synchronous DRAM having a mode register, receiving a first clock signal, inputting address data and a control signal and outputting data in synchronism with the first clock signal, the data processor comprising:a clock driver; and a control unit coupled to the clock driver, wherein the clock driver is received a second clock signal generated from an external clock generator, and outputs the first clock signal, wherein the control unit generates a command for the synchronous DRAM and can output a chip select signal, a column address signal, a row address strobe signal and a write enable signal, and wherein the control unit outputs a mode information to address terminals of the synchronous DRAM.
- 2. A data processor according to claim 1, further comprising a processing circuit,wherein said clock driver outputs a third clock to the processing circuit.
- 3. A data processor according to claim 2, further comprising an internal bus,wherein said processing circuit couples to the control unit via the internal bus.
- 4. A data processor according to claim 3,wherein the control unit is capable of outputting a graphic information for storing the synchronous DRAM.
Priority Claims (3)
Number |
Date |
Country |
Kind |
5-258040 |
Oct 1993 |
JP |
|
5-281865 |
Oct 1993 |
JP |
|
6-209176 |
Aug 1994 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/879,045, filed Jun. 13, 2001, now U.S. Pat. No. 6,466,221; which is a continuation application of U.S. Ser. No. 09/583,721, filed May 30, 2000, now U.S. Pat. No. 6,288,728; which is a continuation application of U.S. Ser. No. 09/357,374, filed on Jul. 20, 1999, now U.S. Pat. No. 6,097,404; which is a continuation application of U.S. Ser. No. 08/940,632, filed Sep. 30, 1997, now U.S. Pat. No. 5,999,197; which is a divisional application of U.S. Ser. No. 08/317,130, filed Oct. 3, 1994, now U.S. Pat. No. 5,713,011.
US Referenced Citations (17)
Foreign Referenced Citations (10)
Number |
Date |
Country |
0 030 007 |
Nov 1980 |
EP |
0 179 218 |
Aug 1985 |
EP |
0 348 113 |
Jun 1989 |
EP |
0 440 452 |
Jan 1991 |
EP |
0 487 254 |
Nov 1991 |
EP |
0 561 370 |
Mar 1993 |
EP |
61-261969 |
May 1985 |
JP |
3081881 |
Apr 1991 |
JP |
9301552 |
Jan 1993 |
WO |
9424628 |
Oct 1994 |
WO |
Non-Patent Literature Citations (2)
Entry |
Sato, Toshihiko, et al. “Main Memory and Graphics Examples of High-Speed DRAM Applications,” 1993, pp. 24-28. |
“Asynchronous Multi-clock Bidirectional Buffer Controller,” IBM Technical Disclosure Bulletin, vol. 24, No. 8, Jan., 1982, Brent, et al. |
Continuations (4)
|
Number |
Date |
Country |
Parent |
09/879045 |
Jun 2000 |
US |
Child |
10/216179 |
|
US |
Parent |
09/583721 |
May 2000 |
US |
Child |
09/879045 |
|
US |
Parent |
09/357374 |
Jul 1999 |
US |
Child |
09/583721 |
|
US |
Parent |
08/940632 |
Sep 1997 |
US |
Child |
09/357374 |
|
US |