Claims
- 1. A hardwired supercomputer data processing apparatus comprising:
- instruction fetch means for providing an instruction stream of two parcel items in sequence, wherein each two parcel item has a bit length of 2n;
- instruction decode means responsive to each two parcel item for determining in one clock cycle whether the two parcel item is a single two parcel instruction having a bit length of 2n bits or two one parcel instructions, each having a bit length of n bits; and
- instruction issue means responsive to the instruction decode means for issuing each two parcel instruction for execution during said one clock cycle, and for issuing one then the other of the two one parcel instructions for execution in sequence during said one clock cycle and the next succeeding clock cycle.
RELATED APPLICATIONS
This is a continuation of application Ser. No. 08/395,320 filed Feb. 28, 1995 entitled SCALAR/VECTOR PROCESSOR now U.S. Pat. No. 5,640,524 which is a continuation of application Ser. No. 07/536,409, filed Jun. 11, 1990 entitled SCALAR/VECTOR PROCESSOR, now U.S. Pat. No. 5,430,884, which is a continuation-in-part of an application filed in the United States Patent and Trademark Office on Dec. 29, 1989, entitled CLUSTER ARCHITECTURE FOR A HIGHLY PARALLEL SCALAR/VECTOR MULTIPROCESSOR SYSTEM, Ser. No. 07/459,083 now U.S. Pat. No. 5,197,130, issued Mar. 23, 1993, and assigned to the assignee of the present invention, a copy of which is attached as an appendix and the disclosure of which is hereby incorporated by reference in the present application. The application is also related to co-pending applications filed concurrently herewith, entitled METHOD AND APPARATUS FOR A SPECIAL PURPOSE BOOLEAN ARITHMETIC UNIT, Ser. No. 07/536,197, now U.S. Pat. No. 5,175,862, issued Dec. 29, 1992, and METHOD AND APPARATUS FOR NON-SEQUENTIAL RESOUCE ACCESS, Ser. No. 07/535,786, now U.S. Pat. No. 5,208,914, issued May 4, 1993, FAST INTERRUPT MECHANISM FOR A MULTIPROCESSOR SYSTEM, Ser. No. 07/536,199, now U.S. Pat. No. 5,193,187, issued Mar. 9, 1993, entitled FAST INTERRUPT MECHANISM FOR INTERRUPTING PROCESSORS IN PARALLEL IN A MULTIPROCESSOR SYSTEM WHEREIN PROCESSORS ARE ASSIGNED PROCESS ID NUMBERS, all of which are assigned to the assignee of the present invention, a copy of each of which is also attached and the disclosure of which is hereby incorporated by reference in the present application.
US Referenced Citations (27)
Non-Patent Literature Citations (1)
Entry |
"Dynamic Instruction Scheduling and the Astronautics ZS-1," James E. Smith, Astronautics Corporation of America, Jul., 1989, pp. 21-35. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
395320 |
Feb 1995 |
|
Parent |
536409 |
Jun 1990 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
459083 |
Dec 1989 |
|