Claims
- 1. A data line driving circuit for differentially driving a pair of data lines in a semiconductor integrated circuit, comprising:
- a pair of differential input terminals for accepting a first pair of differential signals each having a first amplitude;
- a pair of differential output terminals connected to said pair of data lines so as to output a second pair of differential signals each having a second amplitude;
- a first NMOS transistor having a gate connected to one of said pair of differential input terminals, a drain connected to one of said pair of differential output terminals, and a source connected to a power source line;
- a second NMOS transistor having a gate connected to the other of said pair of differential input terminals, a drain connected to the drain of said first NMOS transistor, and a source connected to a ground line;
- a third NMOS transistor having a gate connected to the gate of said second NMOS transistor, a drain connected to the other of said pair of differential output terminals, and a source connected to said power source line; and
- a fourth NMOS transistor having a gate connected to the gate of said first NMOS transistor, a drain connected to the drain of said third NMOS transistor, and a source connected to said ground line.
- 2. A data line driving circuit according to claim 1, wherein the second amplitude of said second pair of differential signals is smaller than the first amplitude of said first pair of differential signals.
- 3. A data line driving circuit according to claim 1, wherein said first and second pairs of differential signals are logic signals, each having a high level and a low level, and the low level of each of the logic signals is equal to the ground level.
- 4. A data line driving circuit according to claim 1, wherein said first pair of differential signals are logic signals, each having a high level and a low level, and the high level of each of said logic signals is equal to a source voltage supplied from the outside of said semiconductor integrated circuit.
- 5. A data line driving circuit according to claim 1, wherein said first pair of differential signals are logic signals, each having a high level and a low level, and the high level of each of said logic signals is equal to a first reduced voltage having been generated inside said semiconductor integrated circuit based on a source voltage supplied from the outside of said semiconductor integrated circuit.
- 6. A data line driving circuit according to claim 1, wherein said second pair of differential signals are logic signals, each having a high level and a low level, and the high level of each of said logic signals is equal to a second reduced voltage having been generated inside said semiconductor integrated circuit based on a source voltage supplied from the outside of said semiconductor integrated circuit.
- 7. A data line driving circuit according to claim 1, wherein the threshold voltages of said first and third NMOS transistors are lower than the threshold voltages of said second and fourth NMOS transistors.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-145938 |
Jun 1993 |
JPX |
|
5-258070 |
Oct 1993 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/260,922, filed Jun. 15, 1994 now U.S. Pat. No. 5,515,334.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
260922 |
Jun 1994 |
|