This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2006-190613, filed Jul. 11, 2006, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a defect inspection method and defect inspection apparatus for a semiconductor wafer or photomask for use in, e.g., the fabrication of a semiconductor integrated circuit, and semiconductor device manufacturing method.
2. Description of the Related Art
Recently, integration and micropatterning of elements and interconnections forming circuits are advancing in the fabrication of semiconductor memories. Conventionally, photomasks or wafers are inspected by die-to-die comparison inspection that compares adjacent identical patterns, cell-to-cell comparison inspection, or die-to-database comparison inspection that compares a pattern with design pattern data.
In the die-to-die comparison inspection and cell-to-cell comparison inspection, an inspection image is obtained by irradiating a desired portion in an inspection area with a laser beam or electron beam (EB), and compared with an inspection image of a die or cell to be compared. A certain threshold value is defined for the intensity distribution of the compared inspection image, and a portion exceeding this threshold value is detected as a defect. Coordinate data (including defect sizes and defect images) of detected defects are stored, and recorded as defect data in an inspection apparatus.
On the other hand, in the die-to-database comparison inspection, an inspection image is predicted from design data, and stored in an inspection apparatus as reference (inspection) data for use in comparison inspection. Inspection is performed by comparing the stored reference data with an actual inspection image.
In the conventional optical inspection, alignment is first performed in the X direction by using alignment marks on regions in the lateral direction of a photomask or semiconductor wafer, and then performed in the Y direction by using alignment marks on regions in the longitudinal direction, thereby aligning the whole inspection area. Subsequently, the photomask or wafer is inspected by comparing the obtained inspection image with reference data.
Since, however, the pixel size of the obtained inspection image is larger than the pattern size, the pattern edge is difficult to detect. In addition, since signals from patterns reduce as micropatterning advances, an inspection error occurs due to an alignment error. This causes interruption of the inspection or produces noise (a pseudo defect).
Also, in the electron beam inspection, after the whole inspection area is aligned, a photomask or wafer is inspected by comparing the obtained inspection image with reference data, in the same manner as in the optical inspection.
Unfortunately, electric charge unique to the electron beam inspection builds up in a pattern on a sample (the pattern is charged), and this charge amount changes with time to bend an incident electron beam, thereby causing a drift phenomenon of the inspection image. As a consequence, an inspection error occurs due to an alignment error, and this causes interruption of the inspection or produces noise (a pseudo defect).
Note that Jpn. Pat. Appln. KOKAI Publication No. 11-97510 has disclosed a circuit pattern inspection apparatus and an alignment method of a dimension measurement apparatus that can be used to, e.g., inspect defects of a circuit pattern drawn on a photomask, reticle, wafer, or the like, by inputting an optical image by sensing an image of the circuit pattern.
According to an aspect of the invention, there is provided a defect inspection method of inspecting a defect of a patterned inspection object, the method comprising: extracting a feature pattern having an alignable shape from one of pattern data and an image of the inspection object; and aligning a local area of the inspection object by using the feature pattern.
According to another aspect of the invention, there is provided a defect inspection apparatus for inspecting a defect of a patterned inspection object, the apparatus comprising: an extraction section which extracts a feature pattern having an alignable shape from one of pattern data and an image of the inspection object; and an alignment section which aligns a local area of the inspection object by using the extracted feature pattern.
According to another aspect of the invention, there is provided a semiconductor device manufacturing method of manufacturing a semiconductor device by using a patterned semiconductor substrate which is subjected to a defect inspection, the method comprising: extracting a feature pattern having an alignable shape from one of pattern data and an image of the semiconductor substrate; and aligning a local area of the semiconductor substrate by using the feature pattern.
An embodiment will be explained below with reference to the accompanying drawing.
In
Subsequently, for the desired inspection mask data in the database 7, the pattern generator 5 assumes and generates an inspection image from the desired inspection mask. To inspect an inspection area to be compared by the comparison logic circuit 3, at a desired timing the control computer 1 transmits information to the stage controller 2 and also transmits, to the stage controller 2, the alignment coordinate information transferred to the control computer 1.
At a desired timing, the stage controller 2 performs alignment on the basis of the alignment coordinate information. In addition, in a desired inspection area, the comparison logic circuit 3 compares reference data generated by the pattern generator 5 and output from a database 7 with inspection data obtained from the inspection image. The control computer 1 sets a desired threshold value, determines that a portion different from this threshold value is a defect, and outputs defect coordinate information.
FIGS. 2 to 7 are views for explaining a die-to-database comparison inspection (database pattern comparison inspection) method according to this embodiment.
First, as shown in
Note that the pattern having a feature for alignment is a pattern having an alignable shape, and extracted from the design pattern data by searching for pattern edge information or coordinates parallel to the pattern edge and using the found information.
Then, as shown in
As shown in
As shown in
Then, the control computer 1 transfers the wafer substrate 30 into the inspection apparatus, and aligns the entire inspection area by using alignment marks in the same manner as in the conventional method. More specifically, as shown in
In this embodiment, the control computer 1 performs inspection by referring to the divisional data 55 in the order as shown in
When reaching divisional data 55 (e.g., b) having no alignable feature pattern during inspection, the control computer 1 obtains the address of divisional data 55(c) near the address of the divisional data 55(b) and having an alignable feature pattern. On the basis of this address, the control computer 1 obtains the nearest divisional data 55(c) having an alignable feature pattern. Subsequently, the control computer 1 refers to the divisional data 55(c), and causes the stage controller 2 to move the stage 10 so as to align the optical axis of the light source 8 with the alignable pattern of the divisional data 55(c), thereby performing alignment (local area alignment). After that, the control computer 1 returns to the address of the divisional data 55(b) currently being inspected, and continues die-to-database comparison inspection.
That is, . . . →a inspection→c alignment→b inspection→c alignment→c inspection→d inspection→f alignment→e inspection→f alignment→f inspection→ . . . in the inspection step shown in
This embodiment extracts an alignment pattern capable of aligning a local area from pattern data of an inspection area in design data, and aligns the local area by using the extracted alignment pattern. However, it is also possible to extract an alignment pattern capable of aligning a local area from total design data including pattern data other than an inspection area, and perform alignment by using the alignment pattern. Furthermore, the timing at which alignment is performed during inspection can also be defined by time.
This embodiment is applicable not only to semiconductor wafer defect inspection, but also to any pattern inspection using pattern data, such as photomask defect inspection.
Note that this embodiment defines an alignment pattern capable of aligning a local area by extracting divisional data including the pattern, and extracting alignment coordinates from the extracted divisional data. However, any other method can also be used as the alignment pattern defining method.
In addition, an alignment pattern capable of alignment can also be extracted by defining it by the edge length of pattern edge information.
When performing optical defect inspection, an alignment pattern capable of alignment can also be extracted from design pattern data by defining the alignment pattern as a pattern that increases the contrast of an optical image during inspection.
When performing electron beam defect inspection, an alignment pattern capable of alignment can also be extracted from design pattern data by defining the alignment pattern as a pattern that causes no image drift during inspection.
Furthermore, when performing optical defect inspection or electron beam defect inspection, an alignment pattern capable of alignment can also be extracted from design pattern data by defining the alignment pattern as a pattern including many corner portions.
In
Simultaneously with the inspection image comparison described above, the alignment point generator 4 generates alignable feature patterns and pattern information from the inspection images, and records them as alignment points. If an area requiring alignment is reached during inspection and alignment is difficult to perform in that area, the control computer 1 detects the nearest feature pattern and its coordinates from the recorded alignment points, and performs alignment by using the pattern having the coordinates, thereby continuing defect inspection.
This embodiment is applicable not only to die-to-database comparison inspection, but also to die-to-die or cell-to-cell comparison inspection (pattern comparison inspection) using the apparatus shown in
When performing optical defect inspection, an alignment pattern capable of alignment can also be extracted from an optical image obtained during inspection by defining the alignment pattern as a pattern that increases the contrast of the image.
When performing electron beam defect inspection, an alignment pattern capable of alignment can also be extracted from an electron beam image obtained during inspection by defining the alignment pattern as a pattern that causes no image drift.
When performing electron beam defect inspection, an alignment pattern capable of alignment can also be extracted from an electron beam image obtained during inspection by defining the alignment pattern as a pattern that increases the contrast of the image.
Furthermore, when performing optical defect inspection or electron beam defect inspection, an alignment pattern capable of alignment can also be extracted from an image obtained during inspection by defining the alignment pattern as a pattern including many corner portions.
As described above, this embodiment extracts an alignment pattern capable of aligning a local area, performs inspection after aligning the local area by using the extracted alignment pattern. This makes it possible to perform defect inspection without any inspection error caused by an alignment error.
This embodiment can provide a defect inspection method, defect inspection apparatus, and semiconductor device manufacturing method capable of performing defect inspection without any inspection error caused by an alignment error.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2006-190613 | Jul 2006 | JP | national |