Claims
- 1. A process for treating a semiconductor device including a semiconductor region and an insulating layer having an interface with the semiconductor region, comprising the steps of annealing said semiconductor device during manufacture thereof, in an ambient including deuterium wherein said deuterium has a partial pressure in excess of atmospheric pressure, to form a concentration of deuterium at the interface between said semiconductor region and said insulating layer region effective to substantially reduce degradation of said device associated with hot carrier stress.
- 2. A process according to claim 1, wherein said deuterium partial pressure is between about 2 atmospheres and 15 atmospheres and the annealing is carried out at a temperature between about 150° C. and 600° C.
- 3. A process according to claim 2, wherein the annealing process is carried out for a period in excess of 5 minutes.
- 4. A process according to claim 3, wherein the annealing period is between 30 minutes and 3 hours.
- 5. A process for treating a semiconductor device including a semiconductor region and an insulating layer having an interface with the semiconductor region, comprising the steps of exposing said semiconductor device during manufacture thereof to an ambient including deuterium wherein said deuterium has a partial pressure between about 2 atmospheres to about 15 atmospheres, at a temperature above about 150° C. to form a concentration of deuterium greater than 1016 atoms/cc at the interface between said semiconductor region and said insulating layer.
- 6. A process for treating a semiconductor device including a semiconductor region and an insulating layer having an interface with the semiconductor region, comprising the steps of annealing said semiconductor device during manufacture thereof in an ambient including deuterium wherein said deuterium has a partial pressure in excess of atmospheric pressure up to about 10 atmospheres, at a temperature above about 350° C. to form a concentration of deuterium at the interface between said semiconductor region and said insulating layer
- 7. A process according to claim 6, wherein said deuterium partial pressure is between about 2 atmospheres and about 6 atmospheres.
- 8. A process according to claim 6, wherein said temperature is in the approximate range 350° C. to 450° C.
- 9. A process according to claim 6, wherein said annealing is for a period of about 1-3 hours.
- 10. A process according to claim 6, wherein said annealing treatment is the final thermal processing step in the manufacturing process for the device.
- 11. A process for treating a semiconductor device including at least one insulating layer overlying a semiconductor region, comprising the steps of exposing said semiconductor device during manufacture thereof to an ambient including deuterium wherein said deuterium has a partial pressure in excess of atmospheric pressure, at a temperature above about 300° C. to form a concentration of deuterium in the insulating layer of a t least 1018 atoms/cc.
- 12. A process for treating an insulated gate field effect transistor device during manufacture thereof to form a concentration of deuterium at an interface between a gate insulator and a channel region of said device, comprising annealing the device in a superatmospheric pressure deuterium ambient at a temperature in the range 300° C. to 600° C. for a time sufficient to provide a deuterium concentration of at least 1018 atoms/cc at said interface.
- 13. A process according to claim 12, wherein said deuterium partial pressure is between about 2 atmospheres and about 6 atmospheres.
- 14. A process according to claim 12, wherein said temperature is in the approximate range 350° C. to 450° C.
- 15. A process according to claim 12, wherein said annealing is for a period of about 1-3 hours.
- 16. A process according to claim 12, wherein said annealing treatment is the final thermal processing step in the manufacturing process for the device.
- 17. A process according to claim 12, wherein said annealing treatment is carried out contact formation and interconnect metallization.
- 18. A process according to claim 12, wherein said deuterium concentration is in the range 1018 to 1021 atoms/cc.
- 19. A process for treating an insulated gate field effect transistor device including a channel region extending between source and drain regions, an insulating layer forming an interface with said channel region, and contacts to said source and drain regions and on said gate insulator layer, comprising, subsequent to formation of said source, drain and gate contacts, annealing the device in an ambient including deuterium at a partial pressure between about 2 and 10 atmospheres, at a temperature between about 300° C. and 600° C. for a period between about 30 minutes and three hours, to form a concentration of deuterium at said interface region.
- 20. A process for treating an insulated gate field effect transistor device including a channel region extending between source and drain regions, an insulating layer forming an interface with said channel region, and contacts to said source and drain regions and on said gate insulator layer, comprising, subsequent to formation of said source, drain and gate contacts, annealing the device in an ambient including deuterium at a partial pressure between about 2 and 6 atmospheres, at a temperature between about 350° C. and 450° C. to form a concentration of deuterium at said interface region effective to substantially reduce degradation of said device associated with hot carrier stress.
- 21. A process according to claim 20, wherein said annealing step comprises the final thermal processing step in manufacture ot the device.
- 22. A process according to claim 20, wherein the annealing ambient is 100% deuterium.
- 23. A process for treating an insulated gate field effect transistor device including a channel region extending between source and drain regions, an insulating layer forming an interface with said channel region, contacts to said source and drain regions and on said gate insulator layer, insulating sidewall spacers adjacent to said gate contact, and an insulating barrier cap over said gate contact, comprising, subsequent to formation of said source, drain and gate contacts, of said sidewall spacers and of said insulating barrier cap, annealing the device in an ambient including deuterium at a partial pressure between about 2 and 10 atmospheres, at a temperature between about 300° C. and 600° C. for a period between from 30 minutes to about three hours, to form a concentration of deuterium at said interface region effective to substantially reduce degradation of said device associated with hot carrier stress.
- 24. A process according to claim 23, wherein said deuterium concentration is in the range 1018 to 1021 atoms/cc.
- 25. A semiconductor device including a semiconductor region and an insulating layer having an interface with the semiconductor region, including a concentration of deuterium in excess of about 1018 atoms/cc at the interface between said semiconductor region and said insulating layer region, said deuterium concentration effective to substantially reduce degradation of said device associated with hot carrier stress.
- 26. A semiconductor device according to claim 25, wherein said deuterium concentration is in the range 1018 to 1021 atoms/cc.
- 27. An insulated gate field effect transistor device including a channel region extending between source and drain regions, an insulating layer forming an interface with said channel region, and contacts to said source and drain regions and on said gate insulator layer, including a concentration of deuterium in excess of about 1018 atoms/cc at said interface region effective to substantially reduce degradation of said device associated with hot carrier stress.
- 28. An insulated gate field effect device according to claim 27, wherein said deuterium concentration is in the range 1018 to 1021 atoms/cc.
- 29. A semiconductor device including a semiconductor region and an insulating layer having an interface with conductive layer, including a concentration of deuterium in excess of about 1018 atoms/cc in said insulating layer.
- 30. A semiconductor device according to claim 29, wherein said deuterium concentration is in the range 1018 to 1021 atoms/cc.
Parent Case Info
[0001] This application is a continuation-in-part of application Ser. No. 09/518,802 filed Mar. 3, 2000 which is a divisional of application Ser. No. 09/020,565 filed Jan. 16, 1998 (U.S. Pat. No. 6,147,014 which is a continuation of international application PCT/US97/00629 filed Jan. 16, 1997 which is a continuation-in-part of application Ser. No. 08/586,411 filed Jan. 16, 1996 (U.S. Pat. No. 5,872,387) all of which are hereby incorporated herein by reference as if each had been individually incorporated by reference and fully set forth herein.
Government Interests
[0002] This invention was made with Government support under Contract No. N00014-98-I-0604 awarded by Office of Naval Research. The Government has certain rights in the invention.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09020565 |
Jan 1998 |
US |
Child |
09518802 |
Mar 2000 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09850920 |
May 2001 |
US |
Child |
10202187 |
Jul 2002 |
US |
Parent |
PCT/US97/00629 |
Jan 1997 |
US |
Child |
09020565 |
Jan 1998 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09518802 |
Mar 2000 |
US |
Child |
10202187 |
Jul 2002 |
US |
Parent |
08586411 |
Jan 1996 |
US |
Child |
PCT/US97/00629 |
Jan 1997 |
US |