Claims
- 1. A Dynamic Random Access Memory (DRAM) comprising:
- a DRAM memory array including functioning memory cells and a plurality of pairs of true and complementary digit lines coupled to the functioning memory cells; and
- sense amplifiers, each of said sense amplifiers including:
- equilibrating circuitry coupled to one pair of digit lines of the plurality of pairs of digit lines of the DRAM memory array applying a received voltage substantially simultaneously to both digit lines of the pair of digit lines;
- isolating circuitry coupled between an equilibrate bias node of the DRAM and the equilibrating circuitry isolating the equilibrating circuitry from the equilibrate bias node and a cell plate voltage thereon during a margin test mode of the DRAM; and
- switching circuitry coupled to the equilibrating circuitry providing a ground voltage thereto during the margin test mode stressing all the functioning memory cells of the DRAM memory array substantially simultaneously.
- 2. The DRAM of claim 1, wherein each equilibrating circuitry comprises one or more NMOS transistors coupled between a digit line pair for applying a received voltage at substantially simultaneously to both digit lines of the pair in response to an equilibrate signal.
- 3. The DRAM of claim 1, wherein the cell plate voltage comprises one-half a supply voltage of the DRAM.
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/026,244, filed Feb. 19, 1998, pending.
US Referenced Citations (9)
Non-Patent Literature Citations (1)
| Entry |
| Semiconductor Memories: A Handbook of Design, Manufacture and Application, B. Prince (Wiley 1991, reprinted 1996). |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
026244 |
Feb 1998 |
|