Integrated circuit devices and techniques and configurations for the removal of heat from multi-chip packages.
With increasing thermal demands of high-performance multi-chip products, liquid cooling has been explored in various forms, both at system-level and at package level (e.g., within an integrated heat spreader (IHS) lid). A key driver for package-level liquid cooling is to eliminate thermal interface material (TIM2) thermal resistance thereby improving cooling capability over system-level liquid cooling technology.
Techniques and configurations for heat removal from an integrated circuit die such as a die in a multi-chip package are disclosed. In one embodiment, an integrated circuit die includes a device side and an opposite backside wherein the backside includes a heat transfer configuration formed therein or a heat enhancement structure formed thereon each of which enhances heat transfer area or boiling nucleation site density over a planar backside surface.
In one embodiment, each of die 110 and dies 120A-120D includes a device side including a number of, for example, transistor devices formed therein and thereon. Each die is connected to package substrate 105 in a device side down configuration through, for example, controlled collapse chip connections. In one embodiment, at least one of die 110 and dies 120A-120D and, in another embodiment, each of die 110 and dies 120A-120D, has a die backside opposite of the device side that includes a heat transfer enhancement configuration formed therein or a heat transfer enhancement structure formed thereon.
Overlying die 710, die 720A and die 720 of package substrate 705 is lid 765. Lid 765 contains the dies within an enclosed volume or cavity. In one embodiment, lid 765 is connected to package substrate 705 through adhesive 766. Lid 765, in one embodiment, may be a thermally conductive material such as a metal lid.
In one embodiment, lid 765 includes a manifold for injection of a fluid into and removal of fluid from cavity 755.
Depending on its applications, computing device 900 may include other components that may or may not be physically and electrically coupled to board 902. These other components include, but are not limited to, volatile memory (e.g., DRAM), non-volatile memory (e.g., ROM), flash memory, a graphics processor, a digital signal processor, a crypto processor, a chipset, an antenna, a display, a touchscreen display, a touchscreen controller, a battery, an audio codec, a video codec, a power amplifier, a global positioning system (GPS) device, a compass, an accelerometer, a gyroscope, a speaker, a camera, and a mass storage device (such as hard disk drive, compact disk (CD), digital versatile disk (DVD), and so forth).
Communication chip 906 enables wireless communications for the transfer of data to and from computing device 900. The term “wireless” and its derivatives may be used to describe circuits, devices, systems, methods, techniques, communications channels, etc., that may communicate data through the use of modulated electromagnetic radiation through a non-solid medium. The term does not imply that the associated devices do not contain any wires, although in some embodiments they might not. Communication chip 906 may implement any of a number of wireless standards or protocols, including but not limited to Wi-Fi (IEEE 802.11 family), WiMAX (IEEE 802.16 family), IEEE 802.20, long term evolution (LTE), Ev-DO, HSPA+, HSDPA+, HSUPA+, EDGE, GSM, GPRS, CDMA, TDMA, DECT, Bluetooth, derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond. Computing device 900 may include a plurality of communication chips 906. For instance, first communication chip 906 may be dedicated to shorter range wireless communications such as Wi-Fi and Bluetooth and second communication chip 906 may be dedicated to longer range wireless communications such as GPS, EDGE, GPRS, CDMA, WiMAX, LTE, Ev-DO, and others.
Processor 904 of computing device 900 includes an integrated circuit die packaged within processor 904. In some implementations, the integrated circuit die of the processor includes one or more devices, such as transistors or metal interconnects, and a die backside that includes a heat transfer enhancement configuration formed therein or a heat transfer enhancement structure formed thereon. The term “processor” may refer to any device or portion of a device that processes electronic data from registers and/or memory to transform that electronic data into other electronic data that may be stored in registers and/or memory.
Communication chip 906 also includes an integrated circuit die packaged within communication chip 906. In accordance with another implementation, the integrated circuit die of the communication chip includes one or more devices, such as transistors or metal interconnects, and a die backside that includes a heat transfer enhancement configuration formed therein or a heat transfer enhancement structure formed thereon.
In further implementations, another component housed within computing device 900 may contain an integrated circuit die that includes one or more devices, such as transistors or metal interconnects.
In various implementations, computing device 900 may be a laptop, a netbook, a notebook, an ultrabook, a smartphone, a tablet, a personal digital assistant (PDA), an ultra mobile PC, a mobile phone, a desktop computer, a server, a printer, a scanner, a monitor, a set-top box, an entertainment control unit, a digital camera, a portable music player, or a digital video recorder. In further implementations, computing device 900 may be any other electronic device that processes data.
Example 1 is an integrated circuit die including a device side and a backside opposite the device side, wherein the backside includes at least one of a heat transfer enhancement configuration formed therein and a heat transfer enhancement structure formed thereon each of which enhance a heat transfer area or a boiling nucleation site density over a planar backside surface.
In Example 2, the backside of the integrated circuit die of Example 1 includes a heat transfer enhancement configuration formed therein and the heat transfer enhancement configuration includes a surface that has a greater surface area than a planar surface.
In Example 3, the surface of the integrated circuit die of Example 2 includes a plurality of fins.
In Example 4, the backside of the integrated circuit die of any of Examples 1-3 includes a heat transfer enhancement structure that is a thermally conductive material.
In Example 5, the thermally conductive material of the integrated circuit die of Example 4 includes a first surface coupled to the backside and an opposite second surface, wherein the second surface has a greater surface area than a planar surface.
In Example 6, the heat transfer enhancement structure of the integrated circuit die of any of Examples 1-5 includes a porous coating layer.
In Example 7, the porous coating layer of the integrated circuit die of Example 6 includes a material that is functionalized to increase a hydrophilicity of the layer.
In Example 8, the porous coating layer of the integrated circuit die of Example 6 is a first structure and the heat transfer enhancement structure further includes a second structure and the second structure includes a thermally conductive material including a first surface coupled to the backside and an opposite second surface, wherein the second surface has a greater surface area than a planar surface.
In Example 9, the porous coating layer of the integrated circuit die of Example 8 includes a material that is functionalized to increase a hydrophilicity of the layer.
Example 10 is an integrated circuit assembly including an integrated circuit die coupled to a substrate, the integrated circuit die including a device side and a backside opposite the device side, wherein the backside includes at least one of a heat transfer enhancement configuration formed therein and a heat transfer enhancement structure formed thereon each of which enhance a heat transfer area or a boiling nucleation site density over a planar backside surface; and a heat exchanger disposed partially or fully on the backside of the integrated circuit die.
In Example 11, the heat exchanger of the integrated circuit assembly of Example 11 includes a fluid operable to directly impinge on the backside of the integrated circuit die.
In Example 12, the backside of the integrated circuit die of the assembly of Example 11 includes a heat transfer enhancement configuration formed therein and the heat transfer enhancement configuration includes a surface that has a greater surface area than a planar surface.
In Example 13, the backside of the integrated circuit die of the assembly of Example 11 includes a heat transfer enhancement structure that is a thermally conductive material.
In Example 14, the thermally conductive material of the integrated circuit assembly of Example 13 includes a first surface coupled to the backside of the integrated circuit die and an opposite second surface, wherein the second surface has a greater surface area than a planar surface.
In Example 15, the backside of the integrated circuit die of the assembly of Example 11 includes a heat transfer enhancement structure that includes a porous coating layer.
In Example 16, the porous coating layer of the integrated circuit assembly of Example 15 includes a material that is functionalized to increase a hydrophilicity of the layer.
In Example 17, the porous coating layer of the integrated circuit assembly of Example 15 is a first structure and the heat transfer enhancement structure further includes a second structure and the second structure includes a thermally conductive material including a first surface coupled to the backside of the integrated circuit die and an opposite second surface, wherein the second surface has a greater surface area than a planar surface.
In Example 18, the integrated circuit die of the assembly of Example 10 is a first die, the integrated circuit assembly further including at least one second die, and wherein the heat exchanger is disposed partially or fully on the first die and the at least one second die.
Example 19 is a method of forming an integrated circuit assembly including disposing a heat exchanger on a multi-chip package, the multi-chip package including at least one integrated circuit die including a device side and an opposite backside, wherein the backside includes at least one of a heat transfer enhancement configuration formed therein and a heat transfer enhancement structure formed thereon each of which enhance a heat transfer area or a boiling nucleation site density over a planar backside surface; and contacting the backside of the at least one integrated circuit die with a fluid.
In Example 20, the fluid in the method of Example 19 is water.
In Example 21, the backside of the integrated circuit die in the method of Example 19 or 20 includes a heat transfer enhancement configuration formed therein and the heat transfer enhancement configuration includes a surface that has a greater surface area than a planar surface.
In Example 22, the backside of the at least one integrated circuit die in the methods of any of Examples 19-21 includes a heat transfer enhancement structure that includes a first surface coupled to the backside and an opposite second surface, wherein the second surface has a greater surface area than a planar surface.
In Example 23, the backside of the at least one integrated circuit die in the methods of any of Examples 19-22 includes a heat transfer enhancement structure that includes a porous coating layer.
In Example 24, the backside of the at least one integrated circuit die in the method of Example 19 or 20 includes each of a heat transfer enhancement configuration formed therein and a heat transfer enhancement structure formed thereon.
The above description of illustrated implementations, including what is described in the Abstract, is not intended to be exhaustive or to limit the invention to the precise forms disclosed. While specific implementations of, and examples for, the invention are described herein for illustrative purposes, various equivalent modifications are possible within the scope, as those skilled in the relevant art will recognize.
These modifications may be made to the invention in light of the above detailed description. The terms used in the following claims should not be construed to limit the invention to the specific implementations disclosed in the specification and the claims. Rather, the scope is to be determined entirely by the following claims, which are to be construed in accordance with established doctrines of claim interpretation.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2017/040286 | 6/30/2017 | WO | 00 |