Claims
- 1. A dielectric isolated high voltage semiconductor device having a supporter including stacked layers of a first semiconductor layer of a first conductivity type and a second semiconductor layer with a higher impurity concentration than said first semiconductor layer, a first insulating film interposed between said second semiconductor layer and said first semiconductor layer, and at least one semiconductor island which is buried in said first semiconductor layer so as to have a surface exposed outside of said semiconductor device, in which a second insulating film is interposed between said at least one semiconductor island and said first semiconductor layer, and surrounding said at least one semiconductor island,
- wherein said at least one semiconductor island comprises a first island layer of said first conductivity type, a second island layer of a second conductivity type with a higher impurity concentration than said first island layer, said second island layer extending into said first island layer from a surface of said at least one island, a third island layer of said first conductivity type with a higher impurity concentration than said first island layer, extending into said first island layer from a surface of said at least one island at a place apart from said second island layer, and a first electrode and a second electrode provided at said second island layer and said third island layer, respectively,
- wherein a fourth island layer of said first conductivity type with a higher impurity concentration than said first island layer is provided at an inside sidewall surface of said second insulating film surrounding said at least one semiconductor island.
- 2. A dielectric isolated high voltage semiconductor device according to claim 1, wherein an auxiliary electrode is arranged to receive a potential for reversely biasing a main junction of a circuit element formed in said at least one island.
- 3. A dielectric isolated high voltage semiconductor device according to claim 2, wherein said island has a predetermined depth such that a depletion layer, formed by reversely biasing the main junction of the circuit element, reaches said first semiconductor layer of said supporter.
- 4. A dielectric isolated high voltage semiconductor device having a supporter including stacked layers of a first semiconductor layer of a first conductivity type and a second semiconductor layer with a higher impurity concentration than said first semiconductor layer, a first insulating film interposed between said second semiconductor layer and said first semiconductor layer, and at least one semiconductor island which is buried in said first semiconductor layer so as to have a surface exposed outside of said semiconductor device, in which a second insulating film is interposed between said at least one semiconductor island and said first semiconductor layer, and surrounding said at least one semiconductor island,
- wherein said at least one island comprises a first island layer of said first conductivity type, a second island layer of a second conductivity type with a higher impurity concentration than said first island layer, said second island layer extending into said first island layer from a surface of said at least one island, a third island layer of said first conductivity type with a higher impurity concentration than said first island layer, extending into said first island layer from a surface of said at least one island at a place apart from said second island layer, and a first electrode and a second electrode provided at said second island layer and said third island layer, respectively, and
- wherein a third electrode is provided at said second semiconductor layer, and said second electrode and said third electrode are shorted.
- 5. A dielectric isolated high voltage semiconductor device according to claim 4, wherein a fourth island layer of said first conductivity type with a higher impurity concentration than said first island layer is provided at an inside sidewall surface of said second insulating film surrounding said at least one semiconductor island.
- 6. A dielectric isolated high voltage semiconductor device having a supporter including stacked layers of a first semiconductor layer of a first conductivity type and a second semiconductor layer with a higher impurity concentration than said first semiconductor layer, a first insulating film interposed between said second semiconductor layer and said first semiconductor layer, and at least one semiconductor island which is buried in said first semiconductor layer so as to have a surface exposed outside of said semiconductor device, in which a second insulating film is interposed between said at least one semiconductor island and said first semiconductor layer, and surrounding said at least one semiconductor island,
- wherein said at least one island comprises a first island layer of said first conductivity type, a second island layer of a second conductivity type with a higher impurity concentration than said first island layer, extending into said first island layer from a surface of said at least one island, a third island layer of said first conductivity type with a higher impurity concentration than said first island layer, extending into said first island layer from a surface of said at least one island at a place apart from said second island layer, and a first electrode and a second electrode provided at said second island layer and said third island layer, respectively, and
- wherein said at least one island has a predetermined depth such that a depletion layer, formed by reversely biasing a junction between said first island layer and said second island layer, reaches said first semiconductor layer.
- 7. A dielectric isolated high voltage semiconductor device having a supporter including stacked layers of a polysilicon semiconductor layer of a first conductivity type and a semiconductor substrate with a higher impurity concentration than said polysilicon semiconductor layer, a first insulating film interposed between said semiconductor substrate and said polysilicon semiconductor layer, and at least one semiconductor island which is buried in said polysilicon semiconductor layer so as to have a surface exposed outside of said semiconductor device, in which a second insulating film is interposed between said at least one semiconductor island and said polysilicon semiconductor layer, and surrounding said at least one semiconductor island,
- wherein said at least one island comprises a first island layer of said first conductivity type, a second island layer of a second conductivity type with a higher impurity concentration than said first island layer, said second island layer extending into said first island layer from a surface of said at least one island, a third island layer of said first conductivity type with a higher impurity concentration than said first island layer, extending into said first island layer from a surface of said at least one island at a place apart from said second island layer, and a first electrode and a second electrode provided at said second island layer and said third island layer, respectively, and
- wherein an impurity concentration and a thickness of a region between a bottom of said island and a circuit element formed in said island are set so that said region is fully depleted by a lower voltage than a voltage at which an avalanche breakdown occurs in said island.
- 8. A dielectric isolated high voltage semiconductor device according to claim 7, wherein a fourth layer of said first conductivity type with a higher impurity concentration than said polysilicon semiconductor layer is provided at an inside sidewall surface of said second insulating film surrounding said at least one semiconductor island.
- 9. A dielectric isolated high voltage semiconductor device having a supporter including stacked layers of a polysilicon semiconductor layer of a first conductivity type and a semiconductor substrate with a higher impurity concentration than said polysilicon semiconductor layer, a first insulating film interposed between said semiconductor substrate and said polysilicon semiconductor layer, and at least one semiconductor island which is buried in said polysilicon semiconductor layer so as to have a surface exposed outside of said semiconductor device, in which a second insulating film is interposed between said at least one semiconductor island and said polysilicon semiconductor layer, and surround said at least one semiconductor island,
- wherein said at least one island comprises a first island layer of said first conductivity type, a second island layer of a second conductivity type with a higher impurity concentration than said first island layer, said second island layer extending into said first island layer from a surface of said at least one island, a third island layer of said first conductivity type with a higher impurity concentration than said first island layer, extending into said first island layer from a surface of said at least one island at a place apart from said second island layer, and a first electrode and a second electrode provided at said second island layer and said third island layer, respectively, and a third electrode provided at said second semiconductor layer, and
- wherein a distance between a bottom of said second island layer and said second insulating film can be less than (1/14.times.V) .mu.m, when a reverse bias of V volts is applied between said first and second electrodes.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-296786 |
Nov 1992 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/451,265, filed on May 30, 1995, now abandoned, which is a divisional of application Ser. No. 08/147,314, filed Nov. 5, 1993, now U.S. Pat. No. 5,463,243.
US Referenced Citations (4)
Foreign Referenced Citations (7)
Number |
Date |
Country |
A-0213299 |
Mar 1987 |
EPX |
2451861 |
May 1975 |
DEX |
4221039 |
Jan 1993 |
DEX |
A-56-142649 |
Nov 1981 |
JPX |
A-57-180148 |
Nov 1982 |
JPX |
58-171856 |
Oct 1983 |
JPX |
WO-A-8001968 |
Sep 1980 |
WOX |
Non-Patent Literature Citations (2)
Entry |
Patent Abstracts of Japan, vol. 012, No. 320. |
Patent Abstracts of Japan, vol. 009, No. 240. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
147314 |
Nov 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
451265 |
May 1995 |
|