Claims
- 1. A method of producing a dielectrically separated wafer having a plurality of dielectrically separated monocrystalline silicon islands mutually defined by a dielectrically separating oxide film, the method comprising:preparing a monocrystalline silicon wafer including an impurity of one conductivity type at a low concentration; forming a high concentration impurity layer including at high concentration an impurity of identical conductivity at a specified depth on the monocrystalline silicon wafer; forming dielecirically separating grooves deeper than said high concentration impurity layer; forming a dielectrically separating oxide film on each of surfaces of the dielectrically separating grooves and the silicon wafer; forming a polysilicon layer on the dielectrically separating oxide film; and forming a plurality of dielectrically separated silicon islands separated by said dielectric separating oxide film by grinding and polishing the silicon wafer from the undersurface, wherein the high concentration impurity layer is formed as a flat bottom layer of each dielectrically separated silicon island; and wherein said polysilicon layer is formed by forming first a seed low temperature CVD polysilicon layer by a low temperature CVD process and by forming second a high temperature CVD polysilicon layer by a high temperature CVD process.
- 2. A fabrication method for a dielectrically separated wafer, the method comprising:preparing a monocrystalline silicon wafer including an impurity of one conductivity type at a low concentration; forming a high concentration impurity layer including at high concentration an impurity of identical conductivity at a specified depth on the monocrystalline silicon wafer; forming dielectrically separating grooves by anisotropic etching on the silicon wafer surface; coating a dielectrically separating insulating film on the surface of a silicon wafer including the dielectrically separating grooves; depositing a polysilicon layer by forming first a seed low temperature CVD polysilicon layer by a lower temperature CVD process and by forming second a high temperature CVD polysilicon layer by a high temperature CVD method on the dielectrically separating insulating film, and providing a plurality of dielectrically separated silicon islands insulated by a dielectrically separating insulating film by separation polishing the silicon surface of the side of the silicon wafer opposite to the side on which the polysilicon layer is deposited; and wherein depending on the corrosion resistance of the deposited polysilicon layer, the thickness of the dielectrically separating insulating film, the etching depth for forming the dielectrically separating grooves, and the distance between neighboring dielectrically separated silicon islands, the surface between one dielectrically separated silicon island and a neighboring dielectrically separated silicon island is flattened by changing the conditions of the separation polishing of the silicon surface.
Priority Claims (3)
Number |
Date |
Country |
Kind |
10-307995 |
Oct 1998 |
JP |
|
10-359693 |
Dec 1998 |
JP |
|
10-367625 |
Dec 1998 |
JP |
|
Parent Case Info
This is a Divisional of National application Ser. No. 09/421,322 filed Oct. 18, 1999.
US Referenced Citations (6)
Foreign Referenced Citations (11)
Number |
Date |
Country |
0 493 116 |
Jul 1992 |
EP |
0 493 116 |
Jul 1992 |
EP |
60-140732 |
Jul 1985 |
JP |
61-120424 |
Jun 1986 |
JP |
2-32563 |
Feb 1990 |
JP |
2-52452 |
Feb 1990 |
JP |
02-052452 |
Feb 1990 |
JP |
03-153044 |
Jul 1991 |
JP |
3-153044 |
Jul 1991 |
JP |
5-283515 |
Oct 1993 |
JP |
10-335447 |
Dec 1998 |
JP |