Claims
- 1. A method of connecting a chip to a substrate, comprising the steps of:
- a) molding a block of dissolvable material about a plurality of wires to embed the wires therein with a connection pattern;
- b) slicing said block into wafers, each having a chip connection face and a substrate connection face;
- c) attaching said chip connection face of said wafer to a chip, using a first solder that is thermally compatible with said chip;
- d) attaching said substrate connection face of said wafer to said substrate, using a second solder that is thermally compatible with said substrate; and
- e) dissolving said dissolvable material to form a chip-and-substrate connection with said plurality of wires.
- 2. The method in accordance with claim 1, further comprising the step of:
- f) preparing said chip connection face and said substrate connection face prior to respective attachment steps (c) and (d).
- 3. The method in accordance with claim 2, wherein said preparation step (f) further comprises the step of:
- g) polishing said chip connection face and said substrate connection face.
- 4. The method in accordance with claim 2, wherein said preparation step (f) further comprises the step of:
- g) applying said first solder to said chip connection face and said second solder to said substrate connection face.
- 5. The method in accordance with claim 3, wherein said polishing step (g) is followed by the step of:
- h) applying said first solder to said chip connection face and said second solder to said substrate connection face.
Parent Case Info
This application is a division of application Ser. No. 08/531,814, filed Sep. 21, 1991.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
"Three-Dimensional Discrete Wire Fan-Out Pattern", IBM Technical Disclosure Bulletin, vol. 27, No. 10A, Mar. 1985. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
531814 |
Sep 1995 |
|