Direct bonded stack structures for increased reliability and improved yield in microelectronics

Information

  • Patent Grant
  • 11955463
  • Patent Number
    11,955,463
  • Date Filed
    Friday, February 25, 2022
    2 years ago
  • Date Issued
    Tuesday, April 9, 2024
    a month ago
Abstract
Direct bonded stack structures for increased reliability and improved yields in microelectronics are provided. Structural features and stack configurations are provided for memory modules and 3DICs to reduce defects in vertically stacked dies. Example processes alleviate warpage stresses between a thicker top die and direct bonded dies beneath it, for example. An etched surface on the top die may relieve warpage stresses. An example stack may include a compliant layer between dies. Another stack configuration replaces the top die with a layer of molding material to circumvent warpage stresses. An array of cavities on a bonding surface can alleviate stress forces. One or more stress balancing layers may also be created on a side of the top die or between other dies to alleviate or counter warpage. Rounding of edges can prevent stresses and pressure forces from being destructively transmitted through die and substrate layers. These measures may be applied together or in combinations in a single package.
Description
BACKGROUND

Stacks of integrated circuit microchips (“dies”) bonded together during fabrication of conventional 3DIC microelectronic packages, such as high bandwidth memory modules (HBM, HBM2, HBM3), are vulnerable to certain types of defects by virtue of the vertical stacking, and these defects affect the overall production yield. In the case of the HBM2 modules, for example, memory specifications may dictate some physical dimensions of the modules to be constructed, such as a 700 μm height requirement.


As shown in FIG. 1, the high bandwidth of an example conventional HBM2 memory module 100 is achieved by bonding multiple memory dies 102 together in a vertical stack 103 on a substrate 104. Each individual die 102 may have a certain vertical thickness, such as 55 μm. At the top of the vertical stack, a top die 106 to be added is often made thicker than the other dies 102 in order to reach the 700 μm (or other) specification for height. For example, the top die 106 may be 90-400 μm in thickness, compared to 55 μm in thickness for each of the dies 102 below the top die 106. In some cases, this top die 106 may be a dummy or spacer die. The module 100 may be filled out and completed with a side filler 108, underfill, or molding material.


The thicker top die 106 may cause structural problems for the dies 102 stacked beneath it during fabrication, decreasing the average reliability and overall production yield. For various reasons, the multiple thin dies 102 forming the vertical memory stack 103 under the top die 106 may assume a negative warpage, with the warp facing concave side down 110. The thicker top die 106 often ends up with a positive warpage, facing concave-up 112. When the concave-up top die 106 is pressed into the concave-down stack of dies 102 beneath it during bonding to the vertical stack 103, destructive defects such as cracking 114 of the direct bonded dies 102, delamination 116 of the bond between dies, or cracking and chipping 118 of the substrate 104 underlying the vertical stack at points of increased pressure may occur in a certain number of instances, decreasing overall yield. The cracking 114 of thin dies 102 may occur near the edges of the dies 102, when there is a slight difference in footprint sizes between the dies 102, creating small overhangs where pressure forces can concentrate.


SUMMARY

Direct bonded stack structures for increased reliability and improved yields in microelectronics are provided. Structural features and stack configurations are provided for memory modules and 3DICs to reduce both severe and minor defects in vertically stacked dies. Example processes alleviate warpage stresses between a thicker top die and direct bonded dies beneath it, for example. In one technique, an etched surface on the top die may relieve warpage stresses. In another technique, an example stack may include a compliant layer between the top die and dies beneath it. Another example stack configuration replaces the top die with a layer of molding material to circumvent warpage stresses. An array of cavities on the bonding surface of the top die can also alleviate stress forces. One or more stress balancing layers may also be created on the topside or backside of the top die, or between thin dies as another way to relieve stack stresses and warpage. Rounding of edges can prevent stresses and pressure forces from being destructively transmitted through die and substrate layers. These various techniques and structures are not mutually exclusive, but may be used together or in various combinations in the package.


This summary is not intended to identify key or essential features of the claimed subject matter, nor is it intended to be used as an aid in limiting the scope of the claimed subject matter.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a diagram of a conventional prior art vertical die stack with structural problems introduced by various stresses and die warpage, including delamination of bonds, cracking, and chipping resulting in unreliability and decreased production yield.



FIG. 2 is a diagram of an example module with a grind/etch feature for alleviating a warpage stresses in a vertical stack of dies.



FIG. 3 is a flow diagram of an example process for making the structure of FIG. 2.



FIG. 4 is a diagram of an example module with a vertical die stack that includes a compliant layer feature for alleviating a warpage stress in the vertical stack.



FIG. 5 is a flow diagram of an example process for fabricating the example module FIG. 4.



FIG. 6 is a diagram of an example module with a die stack that includes a molding feature for alleviating a warpage stress in the vertical stack.



FIG. 7 is a flow diagram of an example process for fabricating the example module of FIG. 6.



FIG. 8 is a diagram of an example module with a vertical die stack, including a relief cavity feature for alleviating a warpage stress in the vertical stack.



FIG. 9 is a flow diagram of an example process for fabricating the example module of FIG. 8.



FIG. 10 is a diagram of an example module with a die stack that includes a stress balancing layer feature for alleviating a warpage stress in the vertical stack.



FIG. 11 is a flow diagram of an example process for fabricating the example module of FIG. 10.



FIG. 12 is a diagram of an example module of vertically stacked dies with at least some rounded corners or edges to prevent stress concentration at corners.



FIG. 13 is a flow diagram of an example process for preventing concentration of damaging forces in fabrication of a vertical stack of dies.



FIG. 14 is a diagram of an example module with multiple thin dies substituting for a large die to reduce stress warpage in a die stack.



FIG. 15 is a diagram of an example structure including a lateral support for eliminating warpage problems and increasing yield in fabrication of modules with vertical die stacks.



FIG. 16 is a diagram of an example structure with no top die spacer, and with lateral support structures and molding, for reducing interior stresses.



FIG. 17 is a diagram of example structures formed in a process that uses temperature differentials to reduce warpage stresses during fabrication of vertical stacks of dies.



FIG. 18 is a diagram of example structures and associated processes for making an example module of stacked dies by uniting multiple pre-made stacks of dies, while reducing interior stress warpage.



FIG. 19 is a diagram of an example structure with features for alleviating warpage stresses in stacks of dies, including rounded die corners supported by an encapsulant fillet or wedge.



FIG. 20 is a diagram of example structures for constructing larger modules that have numerous stacked dies, without introducing problems caused by stress warpage.



FIG. 21 is a diagram of example structures including thin layers of dielectric material and features for reducing interior stresses.



FIG. 22 is another diagram of example structures possible that include features for reducing interior stresses.



FIG. 23 is a diagram of an example structure with one or more direct bonded die stacks incorporating stress-relief measures, a processor, and optional heat sink.





DETAILED DESCRIPTION

Overview


This disclosure describes direct bonded stack structures for increased reliability and improved yields in microelectronics. Structural features and stack configurations are provided for memory modules, stacked passive elements, interposers, and 3DICs to reduce both severe and minor defects in vertically stacked dies. Example processes and structures alleviate stresses, such as warpage stresses, between a thicker top die and direct bonded dies beneath it or a thinner top die directly bonded to a thicker die beneath, for example.


In an implementation, a surface that has been ground and etched on the top die may relieve stresses, such as warpage stresses, of the stack of dies. In the same or another implementation, the example stack may include a compliant layer between the top die and dies beneath it to relieve warpage stresses. In an implementation, another stack configuration replaces the top die with a layer of molding material to circumvent warpage stresses. In another implementation, an array of cavities on the bonding surface of the top die or elsewhere can alleviate stress forces. Yet again, a stress balancing layer may also be created on the topside or backside of the top die to relieve warpage stresses of the stack, or one or more stress balancing layers can intervene between other dies in a stack of dies. In another example technique and related structure, right-angle corners of some dies in a stack are rounded to prevent concentration of pressing forces at square corners of dies during stack fabrication, and to prevent transmission of those concentrated forces to relatively fragile dies or substrate layer below or above, cracking and chipping them.


Example Processes and Systems


Example processes fabricate stack structures with structural features and configurations to reduce severe and minor defects that can occur in vertical stacks of direct bonded dies. Memory modules include, but are not limited to, 3DS®, HMC hybrid memory cube, HBM, HBM2 and HBM3, which are described below as representative examples, but the described technology can be applied to any microelectronics package with vertically stacked dies, especially dies that are direct bonded together, and the structures and techniques described herein are not limited to memory modules.


It should be noted that the embodiments described below can in some cases be combined together in a single embodiment that includes the features of each embodiment described below. The embodiments described below are not intended to be mutually exclusive, but may be combined together, when possible.



FIG. 2 shows an example memory module 200 with a die stack 202 that includes a feature for alleviating a warpage stress in the vertical stack 202. The top die 106 of the stack 202 has a surface that is treated by grinding 204 and then either wet etching 206 or dry etching 206 to relieve a warpage 112 or an internal stress of the top die 106, thus decreasing or eliminating its concavity 112 in some cases. The etching 206 relieves pent up stress from the grinding operation 204. This in turn helps to relieve defects resulting from stress forces that can occur between the top die 106 and the dies 102 beneath it. As above, substrate 104 may be an organic or inorganic structure, such as a circuit board, package substrate, die, wafer, carrier etc, which may be electrically coupled to the stack 202, including coupling at least in part through direct and/or hybrid bonding, eutectic bonding, etc.



FIG. 3 shows an example process 300 for making the structure 200 of FIG. 2. In FIG. 3, operations of the example process are shown in individual blocks.


At block 302, the example process includes direct bonding dies 102 together to make part of the vertical stack 202.


At block 304, the top die 106 is prepared for bonding to the top of the other dies 102 to form vertical stack 202.


At block 306, the backside of the top die 106 is ground.


At block 308, the backside of the top die 106 is then wet etched 206 or dry etched for stress relief.


At block 310, the top die 106 is then bonded to the dies below 102, to produce a microelectronics package 200 of vertically stacked dies 102 & 106 with reduced internal stress and increased reliability, thereby alleviating a warpage stress between the top die 106 and the dies 102 in the vertical stack beneath the top die 106.



FIG. 4 shows an example memory module 400 with a die stack 402 that includes a feature for alleviating a warpage stress in the vertical stack 402. The vertical stack 402 is fabricated with a compliant layer 404 intervening in between the top die 106 and the dies 102 direct bonded to each other beneath the top die 106. The top die may have different vertical and/or horizontal dimensions than at least one other die in the direct bonded die stack 400.


The compliant layer 404 is intended to cushion uneven forces during bonding of the top die 106 to the vertical stack 402, and to counteract or dissipate ongoing unevenness of stresses and warpage forces between the top die 106 and the dies 102 beneath. The thickness of the compliant material or compliant layer 404 may range between 0.5-55.0 microns and preferably between 3.0-30.0 microns. The compliant layer 404 may be adhered or bonded between the dies, and can provide a single solution to warpage when the top die 106 is a dummy die for filling the top space of the package 400. The compliant layer 404 may be adhered or bonded between the dies, and can provide a single solution to warpage when the top die 106 is a dummy die for filling the top space of the package 400. The Young's modulus of compliant layer 404 is preferably less than 4 GPa.


In some embodiments, as in stack 400, the width of the top die 106 is similar to the width of one of the dies below 102. In other embodiments, as in stack 400′, the width of the top die 106′ is different from a width of other dies in the vertical stack 400′, and may be wider than the dies 102 below, for example.



FIG. 5 shows an example process 500 for fabricating the example module 400 of FIG. 4. Operations of the example process 500 are shown in individual blocks.


At block 502, the example process 500 includes direct bonding dies 102 together to make part of a vertical stack 402.


At block 504, a top die 106 is prepared for bonding to the top of the direct bonded dies 102.


At block 506, a compliant layer 404 is applied to interpose between the top die 106 and other dies 102 of the vertical stack 402, for example.


At block 508, the top die 106 is then bonded to the compliant layer 404. The compliant layer may be an adhesive or another compliant material bonded by thin film die attach, printed or stenciled die attach material, or other adhesives, for example. The microelectronics package 400 with vertically stacked dies 102 & 106 and compliant layer 404 provides reduced internal stress and increased reliability, alleviating a warpage stress between the top die 106 and the dies 102 of the vertical stack 402. A flowable material that sets may be used for the compliant layer 404. The dispensed material flows and will accommodate the warpage very well. In the thin film die attach embodiment, flow is achieved at elevated temperatures and the flowed material also accommodates the height differences across warped dies to alleviate the warpage. The width of the top die 106 may be similar or different than the width of the dies below 102, as in FIG. 4.



FIG. 6 shows as example module, a microelectronics package 600 with a die stack 602 that includes a fill feature for alleviating a warpage stress in the vertical stack 602. In this example microelectronics package 600, a volume of molding material 604, filler, underfill material, etc., substitutes for a top die 106, which is eliminated in this embodiment. Since there is no conflict of warpage stresses between the positive warpage of a top die that is not present, and the dies 102 of the stack 602 that may have a negative warpage, the actual dies 102 in the vertical stack 602 remain with a slight but acceptable negative warpage, and the microelectronics package 600 is filled out with the molding compound 604 to complete the microelectronics package 600. The residual negative warpage of the direct bonded dies 102 may also be addressed and alleviated with a stress balancing layer as described with respect to FIGS. 10-11. One or more stress balancing layers (not shown in FIG. 6) can be applied on or within the stack 602 to counterbalance and cancel out the net warpage of the entire stack 602. Or, such stress balancing layers can be matched with each individual die 102 to be bonded into the stack 602.


Each stress balancing layer is designed to counteract a camber of a warped die or stack, with an opposite camber of its own, before the stress balancing layer and the warped die or stack are mated together, at which point the cambers cancel each other out resulting in a flat stack 602 with a net overall warp of zero. Also, in the microelectronics package 600, the lateral width of the molding material 604 on the either side of the stacked dies 602 is smaller than a width of the dies 102 and preferably less than 10% of the width of the dies 102. In some embodiments, the vertical thickness of the molding material abutting the top 102 die is less than the thickness of the die stack 602 and preferably less than 50% of the vertical thickness of the die stack 602.



FIG. 7 shows an example process 700 for fabricating the example module 600 of FIG. 6. Operations of the example process 700 are shown in individual blocks.


At block 702, the example process 700 includes direct bonding dies 102 together to make a vertical stack 602.


At block 704, molding material 604 is at least partly filled around the vertical stack 602 to substitute for the volume of the missing top die 106 and to complete the outer physical dimensions of the memory module 600 to specification. The thickness of the molding material 604 on top of the vertical stack 602 may be multiples of the thickness of an individual die 102 in the vertical stack 602. For example, the thickness of the molding material 604 may be 3 times the thickness of a die 102 in the vertical stack 602. One or more stress balancing layers may be added anywhere in or around the stack 602.



FIG. 8 shows as example module 800 with a die stack 802 that includes a relief cavity feature for alleviating a warpage stress in the vertical stack 802. In this example module 800, relief cavities 804 (not to scale) are made in the bonding surface of the top die 106 to relieve coupling forces between the top die 106 and at least the next die 102′″ beneath the top die 106. An array of the relief cavities 804 may be placed where coupling forces are known or determined to be detrimental to the stability of the microelectronics package 800. If the top die 106 is an active die and part of the electronics of the memory module 800 (and not just a dummy die), then there may be metal interconnects, such as direct bonded interconnects, between the top die 106 and the next die 102′″ beneath. Even though the metal interconnects may be rigid, the array of relief cavities 804 may still reduce and relieve coupling forces between the top die 106 and the vertical stack 802 to decrease the effect of warpage forces in the microelectronics package 800.


The example relief cavities 804 are typically formed in some portions of the dielectric regions between adjacent interconnects. In other applications, the relief cavities 804 may be formed between the interconnect portion and the edges on the die or singulation lanes. Also, the relief cavities 804 may be continuous or discontinuous and the geometrical profile of a relief cavity 804 may be triangular, rectangular or curvilinear. The depth of the relief cavities 804 may range between a few nanometers to a few microns. In an implementation, it is important that in the immediate region of the relief cavities 804, the bonding surface of the top die 106 is discontinuous from the surface of the die 102 beneath.



FIG. 9 shows an example process 900 for fabricating the example module 800 of FIG. 8. Operations of the example process 900 are shown in individual blocks.


At block 902, the example process 900 includes direct bonding dies 102 together to make a vertical stack 802.


At block 904, the top die 106 is prepared for direct bonding to the vertical stack 802.


At block 906, relief cavities 804 are created in the top die 106.


At block 908, the top die 106 is bonded or direct bonded to the vertical stack 802 to create a microelectronics package 800 with warpage stresses alleviated between the top die 106 and the dies 102 of the vertical stack 802 to provide a more reliable package with reduced possibility of severe defects.



FIG. 10 shows as example memory module 1000 with a die stack 1002 that includes a feature for alleviating a warpage stress in the vertical stack 1002. In one example embodiment, a stress balancing layer 1004 is created on a backside of the top die 106 (topside of the vertical stack 1002 when the vertical stack 1002 includes the top die 106). The stress balancing layer 1004 may be made of a hard or firm material applied by physical vapor deposition (PVD) methods, for example, or by other application techniques to prevent warpage from occurring in the first place. The stress balancing layer 1004 may also be one or more firm materials to suppress or counteract the warpage of a die or stack, resulting from construction of the package 1000 or resulting from subsequent thermal changes during operation. The stress balancing layer 1004 may also be a layer that has a warp or camber of its own, designed to counter and cancel out the warpage or stress of a die or stack to which it will be adhered or bonded. The stress balancing layer 1004, in some configurations, can also redistribute stresses, balancing local stresses by horizontal redistribution of local warps and stress points with other local areas that have the opposite warp or stress, for a net zero overall warpage.


In some applications and structures 1000′ the stress balancing layer 1004 may be coated on the lower side of the top die 106. In this arrangement, the stress balancing layer 1004 is disposed between the top die 106 and the bonded die immediately beneath the top die 106 in the stack 1002′, such as die 4 102′″ in structure 1000′ of FIG. 10, for example.


In structure 1000″, one or more stress balancing layers 1004 may be placed between the thin dies 102 in a die stack 1002″, or anywhere in the stack 1002″.


Such stress balancing layers 1004 can also be matched with each individual die 102 to be bonded into the stack 1002″. Each stress balancing layer 1004 is designed to counteract a camber of a warped die 102 or stack 1002, with an opposite camber of its own. Thus, the stress balancing layer 1004 may apply a slight leaf spring action to the die or stack being unwarped. The opposing cambers cancel each other out when each stress balancing layer 1004 is mated to its warped die or stack, resulting in a flat stack 1002, or flatter stack 1002, ideally with a net overall warpage of zero.


In other embodiments, a stress balancing structure may comprise the stress balancing layer 1004 and a bonding layer, such as a distinct dielectric layer (not shown) and this bonding layer is disposed between the stress balancing layer 1004 and the bonded die immediately beneath, such as die 4 102″ in FIG. 10, for example. In some applications, the dielectric bonding layer may be a thin adhesive layer and the thickness of the adhesive layer is substantially thinner than one of the bonded dies 102.


In an implementation, an example stress balancing layer 1004 can be made of one or more conductive layers, for example, an example stress balancing layer 1004 may be made of titanium nitride and/or tantalum (TiN/Ta), or Ta and Al as co-evaporated or co-sputtered layers, or these metals may be deposited sequentially over each other. But the example stress balancing layer 1004 is not limited to these compounds and elements. Multiple stress balancing layers 1004 may be applied and may have different coefficients of thermal expansion (CTEs) to provide different balancing force differentials at different temperatures. Moreover, a bonding layer, such as an oxide, nitride, or similar material may be formed on the stress balancing layer to enable direct or hybrid bonding to another surface. When the stress balancing layer 1004 is a nonconductor, the stress balancing layer 1004 may be able to accommodate vertical conductors, such as TSVs and/or metal interconnects transiting through a thickness of the stress balancing layer 1004.


In an implementation, the stress balancing layer 1004 can be made of a photopatterned polymer, which assembles or has a tendency to assemble into a curved geometry. A differentially photo-crosslinked SU-8 photoresist film, for example, may curve upon photolithographic patterning. In another implementation, a polymeric thin film with heterogeneous mechanical properties makes a curved or leaf spring stress balancing layer 1004 to be bonded to a warped die.



FIG. 11 shows an example process 1100 for fabricating the example module 1000 of FIG. 10 including one or more stress balancing layers 1004. Operations of the example process 1100 are shown in individual blocks.


At block 1102, the example process 1100 includes direct bonding dies 102 together to make a vertical stack 1002 of the dies 102.


At block 1104, a top die 106 is prepared for direct bonding with the vertical stack 1002.


At block 1106, the top die 106 is associated with a stress balancing layer 1004. In one example process, the top die 106 is pre-coated with the stress balancing layer 1004 prior to its attachment to the vertical stack 1002. After the attachment step, the new stack may be processed further, for example, undergoing thermal annealing or molding operations.


At block 1108, the top die 106 and stress balancing layer 1004 are bonded to the dies 102 in the vertical stack 1002.


In a variation of the example process 1100, one or more stress balancing layers 1004 are placed anywhere in a stack of dies to balance stresses or cancel warpages of a die, a group of dies, or an entire stack of dies.



FIG. 12 shows a memory module 1200 of vertically stacked dies 102 direct bonded together. Right-angle corners 1204 of some dies 102 in the stack 1202 can be rounded in the x-, y-, and/or z-directions to prevent stress concentration: a concentration of pressing forces 1205 at the conventionally squared corners 1204 of the dies 102 during stack fabrication. The pressing forces 1205 can conventionally crack and chip the fragile dies, or the substrate 104, below the 90 degree corners. Rounding, chamfering, or otherwise easing the typically sharp 90 degree corners or the edges between the z-plane and the x/y-planes can prevent or disperse transmission of the concentrated pressing forces 1205 to the relatively fragile and brittle dies, or the substrate 104, beneath. In one embodiment, the edges of the bonded dies 102 of stack 1202 are rounded to prevent point stresses at corners 1204. In other applications, the edges of the top die 106 may also be rounded.



FIG. 13 shows an example process 1300 for preventing concentration of damaging forces in fabrication of a vertical stack of dies 1202. Operations of the example process 1300 are shown in individual blocks.


At block 1302, the example process 1300 includes rounding right-angle corners of selected dies to be made into the vertical stack of dies 1202. The corner-rounding can be achieved, for example, by applying a high pressure dielectric etch during a plasma etching operation. The etching operation may comprise etching the substrate 104 and coated dielectric layers. In other cases, the edges of the dielectric of the bonding surface need to be rounded prior to the bonding operation. In some applications, the boding surface may be shielded with a protectant and the selected edges may be rounded by wet etching methods or by mild abrasive powder blasting operations, or by laser jet methods or combinations thereof. The dies 102 to be used in the stack 1202 are then lined up according to a vertical plane. The dies 102 with at least some rounded corners 1204 are direct bonded together into a stack 1202, with the rounded corners 1204 preventing pressing forces from concentration at the corners 1204 and also preventing these forces from being transmitted to break, crack, or chip the next die or substrate 104 below.



FIG. 14 shows another example module 1400, memory module, or other stacked device, constructed according to one or more techniques for reducing stress warpage in the die stack 1402 making up the module 1400. In this implementation, instead of using a large monolithic die on top of the die stack 1402, two or more thinner dies 1404 are bonded on top of the stack 1402 of smaller dies 102. These thinner dies 1404 on top either conform to the stack below 1402 or can impose a counter-warpage to that of the warpage of the stack 1402 underneath. In some arrangements, a molding material 1406 laterally surrounds the bonded die stack 1402.



FIG. 15 shows another example structure 1500 for eliminating warpage problems and reduced yield in fabrication of modules, such as memory modules and other devices with stacked dies.


A stack of the dies 102 are provided with a lateral support 1502, such as side buttresses made of underfill material or another firm solid or particulate composite layer. Since the individual dies 102 can be very thin, such as 55 μm in thickness or even thinner, they may be prone to warping. Before a thick top die 1504 is bonded to the stack, the lateral supports 1502 are built against the sides of the stack. These one or more lateral die support structures 1502 may be formed by various dispensing methods including printing or molding methods. During direct bonding of a top dummy die 1504 (or active die) to the stack of dies 102, for example, the lateral supports 1502 hold the edges of the dies and also stabilize the stack of dies 102 as a whole. A lateral support structure 1502 also reduces incidences of damage to the bonded dies from routine handling operations. This results in a finished module, in which the various dies 102 and 1504 are less prone to chipping or cracking on account of the solid stabilization of the lateral supports 1502. Side molding 1506 may also be added to further stabilize the stack 102 & 1504 and complete the package. It is of note that the lateral support structure 1502 abuts the periphery of the bonded dies 102 and not that of the top die 1504. Also, the side molding 1506 is disposed around the bonded dies 102 and the top die 1504, but the side molding 1506 is not in direct contact with the lower dies 102 of the stacked bonded dies, such as die “1” 102 and die “2” 102′, for example. Thus, the side molding 1506 directly abuts only some portions of the bonded dies in the bonded dies stack.



FIG. 16 shows an implementation of a structure 1600 similar to the structure 1500 of FIG. 15, but the example module 1600 does not use a top extra die 1504. In this case, side molding 1602 may be used after the lateral supports 1502 are placed, in order to complete a shorter package 1600. As described earlier, the side molding 1602 directly abuts some portions of the topmost die or dies, and not the other bonded dies in the bonded dies stack. In one embodiment, the side molding 1602 does not directly contact the stacked bonded dies.



FIG. 17 shows additional example structures 1700 & 1702 for creating modules with stacked dies 102 while reducing stress warpage when the dies 102 are direct bonded in a stack. The example technique also applies when an extra dummy die 1704 is direct bonded on top of the respective stacks with a concavity of warpage that may be different from that of the stack of dies 102 beneath it.


First, in an example process, multiple thin dies 102 are direct bonded together at a first temperature, for example in the approximate range of 140-350° C. The top die, the extra dummy die 1704, is then bonded to the stack of dies 102 at a second temperature preferably lower than the first temperature. In one embodiment, for example, the multiple thin dies 102 may be bonded at a temperature sufficiently high for a metallic bond to form between mating metallic electric contacts between intimately mated dies. For example, the mating temperature for the opposing electrical and non-electrical contacts may range between 150-300° C., and preferably between 180-250° C. for a time duration ranging from 45 minutes to 2-4 hours or even longer. The bonding temperature depends on the nature of the mating metal layer. In practice, the higher the bonding temperature, the shorter the bonding times and vice versa.


The stack of dies 102 is allowed to cool to the lower bonding temperature for additional processing if needed before attaching the top extra dummy die 1704 to the upper surface of the last die in the stack of dies 102. The attached dummy die 1704 is then bonded at a temperature preferably lower than the metallic mating temperature of the bonded stacked dies. In one embodiment, the dummy die 1704 is bonded at temperatures ranging from below room temperature to below 130° C., and preferably below 100° C. Reducing the bonding temperature of the top die 1704 reduces the stress transmitted from the die 1704 to bonded dies beneath, such as in example stacks 602 (FIG. 6), stack 1402 (FIG. 14), and stack 1801 (FIG. 18).


In one implementation, the warpage state of the stack of dies 102 direct bonded at the higher temperature and then cooler to the lower temperature is memorialized and “fixed” by adding a lateral support 1502 of underfill or other solid material to stabilize the stack. In another implementation, the package is stabilized and/or completed with molding material 1706 on sides as needed.



FIG. 18 shows example structures and associated processes for making an example module 1800 of stacked dies that has reduced interior stress warpage and/or a higher manufacturing yield due to less failure from warpage during fabrication. A first stack of dies 1801 is assembled by direct bonding thin dies 102 to each other, or by other bonding means. Underfill or other solid material is used to make lateral supports 1502 for the stack of dies 102, thereby stabilizing the stack of dies 102 in a non-warped state.


Another stack 1810 of dies 1802 & 1804 & 1806 & 1808 are made separately, applying one or more of the anti-warping measures as described herein. This pre-made stack 1810 of additional dies is then bonded or direct bonded to the initial stack of dies 102, rather than just continuing the initial single stack 102 by adding the individual additional dies 1802 & 1804 & 1806 & 1808 one-by-one, which would propagate and further exaggerate the negative warpage of the initial stack of dies 102.


In an implementation, a layer 1812 topping the initial stack of dies 102, which would be an extra dummy die in conventional modules to fill out the package, is made of active dies 1802 & 1804 in this implementation of the microelectronic device or module 1800 being assembled, these dies 1802 & 1804 are not dummy dies. The module 1800, now containing two stacks of dies 102 & 1810 direct bonded together, can be filled out and completed with a molding material 1814.


It should be noted that in one implementation, the lateral supports 1502 made of underfill material, for example, represent a first encapsulation that touches, supports and stabilizes only the dies 102 of the first stack of dies 102, while the molding material 1814 added later represents a second encapsulation that touches, supports, and stabilizes only the dies of the second stack 1810. Thus all dies in the two stacks 102 and 1810 get stabilized in a non-warped configuration by encapsulants, but in a different manner for each of the stacks as the module 1800 is assembled. The first stack of dies 102 receives lateral supports 1502 from a buttressing underfill material, while the next stack of dies 1810 receives non-warp stabilization from side molding 1814 that completes the package.



FIG. 19 shows another example structure 1900 and method for alleviating warpage stresses in stacks of dies and microchips, especially when the dies are very thin. An example module 1900 with a stack 1902 of dies 102 is built on a substrate 104, such as a semiconductor wafer, carrier, panel, or interposer, etc.


In an implementation, a top die 1904 is added to the stack of dies 102 to bring the package to a height specification. The top die 1904 may be a dummy die, but can also be one or more active dies. In an implementation, the top die 1904 is thicker than the individual dies 102 making up the stack 1902 beneath it, and so is subject to warping in its own right. The bonding surface of the top die 1904 may be formed by photolithographic and selective material methods. In one example, the bonding surface of die 1904 may be selectively protected with an organic or inorganic resist protective layer for example. The unprotected portion of the bond surface may be etched by a dry or a wet method to remove sufficient materials to prevent the etched regions from contacting the top bonding surface of the die 102 immediately beneath during and after the bonding operation.


After the material removal step on die 1904, the protective layer is stripped, the bottom bonding surface of the top dies is cleaned, prepared and bonded to the top surface of die 102. The top die 1904 may be imparted with rounded edges on its bonding side proactively. The top die 1904 is direct bonded to the stack of dies beneath it at its middle region forming a peripheral gap beyond the bonded region. In this configuration, the prepared bonding surface of the top die 1904 is smaller than the bonding surface of die 102 beneath. Reducing the bonded area between top die 1904 and the die beneath, for example die “4” 102′″, reduces the force transmitted to the bonded dies beneath. In one embodiment, an encapsulant wedge or fillet 1906 may be applied to fill the peripheral gap beyond the bonded region of die 1904. The encapsulant fillet 1906 may comprise or incorporate a particulate material to reduce the thermal expansion of the encapsulant material. In other embodiments, underfill material or a molding material 1908 may be applied to encapsulate the bonded dies, such as dies 102 and die 1904, and to fill the fillet 1906 between the top die 1904 and the die 102′″ beneath.


The encapsulating material 1908 firmly couples the bonded dies stack 102 and the top die 1904 to form an integrated solid structure and also acts as a protective layer thereby preventing stress cracking and delamination between the stack of dies 102 and the top die 1904. The fillet 1906 of compliant material may also be the same material as the molding 1908 around the sides of the stack 102 & 1904, which completes the package 1900.



FIG. 20 shows another example scheme for constructing larger modules 2000 that have numerous stacked dies, without introducing problems caused by stress warpage, which decrease yield during fabrication. In this embodiment, a compliant layer 2001 is added at intervals, between groups of dies, such as between a first group of dies 102, a second group 2010 of dies 2002 & 2004 & 2006 & 2008, and a third group 2012 of active or dummy dies. In one embodiment, the compliant layer 2001 comprises one or more conductive vias for electrically connecting conductive features on the backside of die “4” 102′″ to the conductive features of die “5” 2002. In some applications, the layer 2001 may comprise one or more low melting point conductive materials (for example solder) for connecting desirable portions of die “4” 102′″ to similar portions in die “5” 2002.


In an implementation the dies 102 and compliant layers 2001 are stacked up individually, one die 102 or layer 2001 at a time, by direct bonding or direct hybrid bonding, for example. In another implementation, the groups of dies 102 & 2010 & 2012 are constructed separately, and groups of dies are added to the overall stack as grouped units.


When the overall stack of dies 102 & 2010 & 2012 is completed, the stack may be encapsulated with molding 2014 or the same compliant material as used in the compliant layers 2001.



FIG. 21 shows thin dies 2102 direct hybrid-bonded together into stacks 2104. Each stack 2104 is built on a common wafer substrate 2106, for example, or carrier, panel, etc. Thin layers of dielectric and metal 2108 (direct hybrid bonding layers 2108) on the dies 2102 and substrate 2106 enable the direct hybrid bonding. That is, the bonding layer 2108 may consist of multiple layers, and/or may consist of a combination of dielectric material(s) and metal(s). The dielectric may consist of multilayer dielectrics including but not limited to diffusion barrier layers and dielectric layers for bonding which consist of Si, O, N, and C. Additionally, layer 2108 may also contain metal materials as conductive pads, wherein the direct bonding occurs at the dielectric surfaces followed by direct bonding between metal bonding pads, vias, and interconnects of the dies 2102 in an annealing step of the same overall direct bonding operation. One or more extra dummy dies on top of each stack 2104 may be direct bonded to each respective stack 2104 with oxide-oxide direct bonding.


A singulation operation 2110 dices individual stacks 2104 into individual module units 2112, such as individual high bandwidth memory modules.



FIG. 22 shows thin dies 2202 direct hybrid bonded together into stacks 2204 and encapsulated with a molding material 2205. Each stack 2204 is built on a common wafer substrate 2206, carrier, panel, etc. Direct hybrid bonding layer 2208 consists of extremely thin layers of dielectric 2208 on the dies 2202 and substrate 2206 to enable the direct hybrid bonding. Thin layers 2208 of dielectric and metal (direct hybrid bonding layer 2108) on the dies 2202 and substrate 2206 enable the direct hybrid bonding. The bonding layer 2208 may consist of multiple layers, and/or may consist of a combination of dielectric material(s) and metal(s). The dielectric may consist of multilayer dielectrics including but not limited to diffusion barrier layers and dielectric layers for bonding which consist of Si, 0, N, and C. Additionally, layer 2208 may also contain metal materials as conductive pads, wherein the direct bonding occurs at the dielectric surfaces followed by direct bonding between metal bonding pads, vias, and interconnects of the dies 2202 in an annealing step of the same overall direct bonding operation. One or more extra dummy dies on top of each stack 2204 may be direct bonded to each respective stack 2204 with oxide-oxide direct bonding, for example.


A singulation operation 2210 dices individual stacks 2204 into individual module units 2212 that are pre-encapsulated 2205.



FIG. 23 shows an example module 2300 with one or more direct bonded die stacks 2302 on a substrate 2304 or board, and a microprocessor 2306 and/or graphics processor, or microcontroller, mounted on the same substrate 2304 or board. Each of the one or more direct bonded die stacks 2302 incorporates one of the described stress or warpage-relief measures or stress-warpage prevention devices of FIGS. 2-22. The microprocessor 2306 or other logic unit or processor is communicatively coupled with the one or more direct bonded die stacks 2302. Thin layers 2303 of dielectric and metal (direct hybrid bonding layer 2303) on the dies 2305 and substrate 2304 enable the direct hybrid bonding. The bonding layer 2303 may consist of multiple layers, and/or may consist of a combination of dielectric material(s) and metal(s). The dielectric may consist of multilayer dielectrics including but not limited to diffusion barrier layers and dielectric layers for bonding which consist of Si, O, N, and C. Additionally, layer 2303 may also contain metal materials as conductive pads, wherein the direct bonding occurs at the dielectric surfaces followed by direct bonding between metal bonding pads, vias, and interconnects of the dies 2305 in an annealing step of the same overall direct bonding operation.


In an implementation, the module 2300 includes at least one heat sink 2308, and in an implementation, the one or more die stacks 2302 and the microprocessor 2306 are in contact with a common heat sink 2308.


In the foregoing description and in the accompanying drawings, specific terminology and drawing symbols have been set forth to provide a thorough understanding of the disclosed embodiments. In some instances, the terminology and symbols may imply specific details that are not required to practice those embodiments. For example, any of the specific dimensions, quantities, material types, fabrication steps and the like can be different from those described above in alternative embodiments. The term “coupled” is used herein to express a direct connection as well as a connection through one or more intervening circuits or structures. The terms “example,” “embodiment,” and “implementation” are used to express an example, not a preference or requirement. Also, the terms “may” and “can” are used interchangeably to denote optional (permissible) subject matter. The absence of either term should not be construed as meaning that a given feature or technique is required.


Various modifications and changes can be made to the embodiments presented herein without departing from the broader spirit and scope of the disclosure. For example, features or aspects of any of the embodiments can be applied in combination with any other of the embodiments or in place of counterpart features or aspects thereof. Accordingly, the specification and drawings are to be regarded in an illustrative rather than a restrictive sense.


While the present disclosure has been disclosed with respect to a limited number of embodiments, those skilled in the art, having the benefit of this disclosure, will appreciate numerous modifications and variations possible given the description. It is intended that the appended claims cover such modifications and variations as fall within the true spirit and scope of the disclosure.

Claims
  • 1. An apparatus comprising: a substrate; anda die stack disposed on the substrate, the die stack comprising: a plurality of directly bonded dies comprising a first die having a first hybrid bonding surface and a second die having a second hybrid bonding surface, wherein the first bonding surface of the first die is hybrid bonded to the second bonding surface of the second die without an adhesive;a top die on the plurality of directly bonded dies; anda non-die layer disposed between the top die and the plurality of directly bonded dies, wherein the non-die layer comprises at least one compliant layer;a first lateral die support layer disposed along at least a portion of a sidewall of the first die, an entirety of the first lateral die support layer disposed laterally outside a footprint of the first die; anda second lateral die support layer disposed laterally adjacent the top die and at least a portion of the first lateral die support layer, an entirety of the second lateral die support layer disposed laterally outside the die stack.
  • 2. The apparatus of claim 1, wherein the top die has first physical dimensions and wherein at least one die of the plurality of directly bonded dies has second physical dimensions different than the first physical dimensions.
  • 3. The apparatus of claim 1, wherein the non-die layer comprises one or more of a molding material, an underfill material, and an electrical interconnect.
  • 4. The apparatus of claim 1, wherein the at least one compliant layer comprises an adhesive.
  • 5. The apparatus of claim 4, wherein the at least one compliant layer has a Young's modulus of less than 4 GPa.
  • 6. The apparatus of claim 1, wherein the top die is a top-most die of the die stack.
  • 7. The apparatus of claim 1, further comprising one or more dies above the top die.
  • 8. The apparatus of claim 1, wherein the top die comprises a dummy die.
  • 9. The apparatus of claim 1, wherein the top die has a greater vertical thickness than at least one die of the plurality of directly bonded dies.
  • 10. The apparatus of claim 1, wherein the top die has at least one horizontal dimension greater than a corresponding horizontal dimension of at least one die of the plurality of directly bonded dies.
  • 11. The apparatus of claim 1, wherein the first lateral die support layer comprises a solid material that stabilizes the die stack.
  • 12. The apparatus of claim 11, wherein the solid material comprises underfill.
  • 13. The apparatus of claim 11, wherein the solid material comprises molding material.
  • 14. The apparatus of claim 1, wherein the plurality of directly bonded dies comprises a plurality of directly hybrid bonded integrated device dies.
  • 15. An apparatus comprising: a carrier; anda singulated die having a bonding surface prepared for direct bonding, the bonding surface having a central region in contact with and directly bonded to the carrier and a peripheral region not in contact with and spaced apart from the carrier, the central region including a first dielectric layer in contact with and directly bonded to a second dielectric layer of the carrier without an adhesive.
  • 16. The apparatus of claim 15, wherein the carrier comprises a substrate, the singulated die comprising a bottom die of a die stack including a plurality of directly bonded dies.
  • 17. The apparatus of claim 15, wherein the carrier comprises a second die of a die stack including a plurality of directly bonded dies.
  • 18. The apparatus of claim 17, wherein the singulated die comprises a top die of the die stack.
  • 19. The apparatus of claim 18, wherein the top die comprises a dummy die.
  • 20. The apparatus of claim 15, wherein the peripheral region comprises a rounded corner of the singulated die.
  • 21. The apparatus of claim 15, further comprising an encapsulant surrounding at least a portion of the singulated die.
  • 22. The apparatus of claim 21, wherein the encapsulant comprises an underfill or molding material.
  • 23. The apparatus of claim 21, wherein the encapsulant covers substantially an entirety of a side surface of the singulated die.
  • 24. The apparatus of claim 15, wherein the peripheral region comprises a chamfered corner of the singulated die.
  • 25. The apparatus of claim 15, wherein the peripheral region comprises an angled transition from the central region to a side edge of the singulated die, wherein the angle is less than 90 degrees.
  • 26. The apparatus of claim 15, wherein the central region further includes a first conductive layer in contact with and directly bonded to a second conductive layer of the carrier without an adhesive.
  • 27. An apparatus comprising: a substrate;a die stack on the substrate, the die stack comprising a plurality of dies including: a first integrated device die comprising a first integrated circuit;a second integrated device die comprising a second integrated circuit, the first integrated device die hybrid bonded to a first bonding layer on the second integrated device die; anda dummy die directly bonded to a second bonding layer on an underlying die of the die stack without an intervening adhesive;a first lateral die support layer disposed along at least a portion of a sidewall of the first integrated device die, an entirety of the first lateral die support layer disposed laterally outside a footprint of the first integrated device die; anda second lateral die support layer disposed laterally adjacent at least a portion of the first lateral die support layer, an entirety of the second lateral die support layer disposed laterally outside the die stack.
  • 28. The apparatus of claim 27, wherein the dummy die comprises a top die of the die stack.
  • 29. The apparatus of claim 27, wherein the dummy die has a greater vertical thickness than an underlying die on which the dummy die is mounted.
  • 30. The apparatus of claim 27, wherein the dummy die has at least one horizontal dimension greater than a corresponding horizontal dimension of an underlying die on which the dummy die is mounted.
  • 31. The apparatus of claim 27, wherein the first lateral die support layer comprises an encapsulant.
  • 32. The apparatus of claim 31, wherein the encapsulant comprises a molding compound or underfill.
  • 33. The apparatus of claim 27, wherein the underlying die is the first or second integrated device die.
  • 34. A method comprising: forming a directly bonded die stack by directly bonding a first bonding surface of at least a first integrated device die and a second bonding surface of at least a second integrated device die without an adhesive;providing a top die over the directly bonded die stack, the top die having a footprint larger than at least one of the first and second integrated device dies;providing a non-die layer between the top die and the directly bonded die stack, wherein providing the non-die layer comprises providing a compliant layer between the top die and the directly bonded die stack;providing a first lateral die support layer disposed along at least a portion of a sidewall of the first integrated device die, an entirety of the first lateral die support layer disposed laterally outside a footprint of the first integrated device die; andproviding a second lateral die support layer disposed laterally adjacent the top die and at least a portion of the first lateral die support layer, an entirety of the second lateral die support layer disposed laterally outside the directly bonded die stack.
  • 35. The method of claim 34, further comprising applying an encapsulant to abut at least a portion of the periphery of the first integrated device die or the second integrated device die.
  • 36. The method of claim 34, wherein the top die is a dummy die.
  • 37. The method of claim 34, wherein the top die is thicker than at least one of the first and second integrated device dies.
  • 38. The method of claim 34, wherein the compliant layer comprises an adhesive.
  • 39. The method of claim 34, further including the step of, before providing a top die over the directly bonded die stack, attaching the directly bonded die stack to a substrate, the substrate having a footprint larger than at least one of the first and second integrated device dies.
  • 40. An apparatus comprising: a die stack, the die stack comprising a plurality of dies including: a first integrated device die comprising a first integrated circuit;a second integrated device die comprising a second integrated circuit, the first integrated device die hybrid bonded to a first bonding layer on the second integrated device die; anda top die directly bonded to a second bonding layer on the first integrated device die without an adhesive, the top die comprising a dummy die;a first lateral die support layer disposed along at least a portion of a sidewall of the first integrated device die, an entirety of the first lateral die support layer disposed laterally outside a footprint of the first integrated device die; anda second lateral die support layer disposed laterally adjacent the top die and at least a portion of the first lateral die support layer, an entirety of the second lateral die support layer disposed laterally outside the die stack.
  • 41. The apparatus of claim 40, wherein the first lateral die support layer abuts a sidewall of the first integrated device die but not a sidewall of the top die.
  • 42. The apparatus of claim 40, wherein the top die is a top-most die of the die stack.
  • 43. The apparatus of claim 40, wherein the top die has a greater vertical thickness than the first and second integrated device dies.
  • 44. The apparatus of claim 40, wherein the first lateral die support layer comprises an encapsulant that covers an entirety of the sidewall of the first integrated device die.
  • 45. An apparatus comprising: a substrate; anda singulated die directly bonded to the substrate, the singulated die disposed above the substrate along a vertical direction and having a bonding surface directly bonded to the substrate, the bonding surface at least partially defined by a lateral bonding plane disposed transverse to the vertical direction,wherein the singulated die comprises a first die edge, a second die edge transverse to the first die edge, and a corner region having a transition between the first and second die edges that is non-perpendicular in the bonding plane.
  • 46. The apparatus of claim 45, wherein the non-perpendicular transition is chamfered.
  • 47. The apparatus of claim 45, wherein the non-perpendicular transition is rounded.
  • 48. The apparatus of claim 45, wherein the non-perpendicular transition is angled relative to the first and second die edges.
  • 49. The apparatus of claim 45, wherein the non-perpendicular transition reduces stress concentration as compared to a perpendicular transition.
  • 50. The apparatus of claim 45, wherein multiple corner regions of the singulated die include transitions between adjacent die edges that are non-perpendicular in the bonding plane.
  • 51. The apparatus of claim 45, wherein the singulated die is hybrid bonded to the substrate.
  • 52. The apparatus of claim 45, wherein the first and second die edges are covered by an encapsulant.
  • 53. The apparatus of claim 45, wherein the substrate comprises a second die.
  • 54. The apparatus of claim 53, wherein the second die comprises a third die edge, a fourth die edge transverse to the third die edge, and a second corner region having a transition between the third and fourth die edges that is non-perpendicular in the bonding plane.
  • 55. The apparatus of claim 45, wherein the singulated die further comprises a third die edge transverse to the second die edge and a fourth die edge transverse to the third die edge, and wherein at least one of the first, second, third, and fourth die edges is laterally offset from an outside edge of the substrate.
RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 16/911,360, filed Jun. 24, 2020, which claims the benefit of priority to U.S. Provisional Patent Application No. 62/866,965 to Uzoh et al., filed Jun. 26, 2019, the disclosures of which are expressly incorporated herein by reference in their entireties.

US Referenced Citations (673)
Number Name Date Kind
4998665 Hayashi Mar 1991 A
5019673 Juskey et al. May 1991 A
5051802 Prost et al. Sep 1991 A
5087585 Hayashi Feb 1992 A
5322593 Hasegawa et al. Jun 1994 A
5729896 Dalal et al. Mar 1998 A
5753536 Sugiyama et al. May 1998 A
5771555 Eda et al. Jun 1998 A
5854507 Miremadi et al. Dec 1998 A
5956605 Akram et al. Sep 1999 A
5985739 Plettner et al. Nov 1999 A
5998808 Matsushita Dec 1999 A
6008126 Leedy Dec 1999 A
6049124 Raiser Apr 2000 A
6080640 Gardner et al. Jun 2000 A
6121688 Akagawa Sep 2000 A
6265775 Seyyedy Jul 2001 B1
6374770 Lee Apr 2002 B1
6410983 Moriizumi et al. Jun 2002 B1
6423640 Lee et al. Jul 2002 B1
6465892 Suga Oct 2002 B1
6500694 Enquist Dec 2002 B1
6582991 Maeda et al. Jun 2003 B1
6686588 Webster et al. Feb 2004 B1
6713857 Tsai Mar 2004 B1
6768208 Lin et al. Jul 2004 B2
6782610 Iijima et al. Aug 2004 B1
6867073 Enquist Mar 2005 B1
6887769 Kellar et al. May 2005 B2
6908027 Tolchinsky et al. Jun 2005 B2
6962835 Tong et al. Nov 2005 B2
7045453 Canaperi et al. May 2006 B2
7078811 Suga Jul 2006 B2
7105980 Abbott et al. Sep 2006 B2
7126212 Enquist et al. Oct 2006 B2
7193423 Dalton et al. Mar 2007 B1
7262492 Pieda et al. Aug 2007 B2
7319197 Oggioni et al. Jan 2008 B2
7354798 Pogge et al. Apr 2008 B2
7385283 Wu et al. Jun 2008 B2
7554203 Zhou et al. Jun 2009 B2
7566634 Beyne et al. Jul 2009 B2
7582971 Kameyama et al. Sep 2009 B2
7589409 Gibson et al. Sep 2009 B2
7663231 Chang et al. Feb 2010 B2
7750488 Patti et al. Jul 2010 B2
7759751 Ono Jul 2010 B2
7781309 Morita et al. Aug 2010 B2
7786572 Chen Aug 2010 B2
7790578 Furui Sep 2010 B2
7803693 Trezza Sep 2010 B2
7816235 Chan Oct 2010 B2
7816856 Cok et al. Oct 2010 B2
7843052 Yoo et al. Nov 2010 B1
7932616 Meguro Apr 2011 B2
7977789 Park Jul 2011 B2
8026181 Arita et al. Sep 2011 B2
8049303 Osaka et al. Nov 2011 B2
8064224 Mahajan et al. Nov 2011 B2
8168458 Do et al. May 2012 B2
8178963 Yang May 2012 B2
8178964 Yang May 2012 B2
8183127 Patti et al. May 2012 B2
8193632 Chang et al. Jun 2012 B2
8227904 Braunisch et al. Jul 2012 B2
8241961 Kim et al. Aug 2012 B2
8263434 Pagaila et al. Sep 2012 B2
8314007 Vaufredaz Nov 2012 B2
8349635 Gan et al. Jan 2013 B1
8377798 Peng et al. Feb 2013 B2
8441131 Ryan May 2013 B2
8456856 Lin et al. Jun 2013 B2
8476146 Chen et al. Jul 2013 B2
8476165 Trickett et al. Jul 2013 B2
8482132 Yang et al. Jul 2013 B2
8501537 Sadaka et al. Aug 2013 B2
8513088 Yoshimura et al. Aug 2013 B2
8519514 Fujii Aug 2013 B2
8524533 Tong et al. Sep 2013 B2
8620164 Heck et al. Dec 2013 B2
8647987 Yang et al. Feb 2014 B2
8691601 Izuha Apr 2014 B2
8697493 Sadaka Apr 2014 B2
8716105 Sadaka et al. May 2014 B2
8791575 Oganesian et al. Jul 2014 B2
8802538 Liu Aug 2014 B1
8809123 Liu et al. Aug 2014 B2
8841002 Tong Sep 2014 B2
8878353 Haba et al. Nov 2014 B2
8901748 Manusharow et al. Dec 2014 B2
8912670 Teh et al. Dec 2014 B2
8975163 Lei et al. Mar 2015 B1
8975726 Chen et al. Mar 2015 B2
8987137 Bachman et al. Mar 2015 B2
8988299 Kam et al. Mar 2015 B2
9029242 Holden et al. May 2015 B2
9059010 Yoshida et al. Jun 2015 B2
9076860 Lei et al. Jul 2015 B1
9076929 Katsuno et al. Jul 2015 B2
9093350 Endo et al. Jul 2015 B2
9126236 Roos et al. Sep 2015 B2
9136293 Yee et al. Sep 2015 B2
9142517 Liu et al. Sep 2015 B2
9153552 Teh et al. Oct 2015 B2
9159690 Chiu Oct 2015 B2
9171756 Enquist et al. Oct 2015 B2
9171816 Teh et al. Oct 2015 B2
9184125 Enquist et al. Nov 2015 B2
9190380 Teh et al. Nov 2015 B2
9224697 Kwon et al. Dec 2015 B1
9224704 Landru Dec 2015 B2
9230941 Chen et al. Jan 2016 B2
9252172 Chow et al. Feb 2016 B2
9257399 Kuang et al. Feb 2016 B2
9269701 Starkston et al. Feb 2016 B2
9275971 Chiu et al. Mar 2016 B2
9299736 Chen et al. Mar 2016 B2
9312198 Meyer et al. Apr 2016 B2
9312229 Chen et al. Apr 2016 B2
9331149 Tong et al. May 2016 B2
9337235 Chen et al. May 2016 B2
9343433 Lee May 2016 B2
9349703 Chiu et al. May 2016 B2
9355997 Katkar et al. May 2016 B2
9368866 Yu Jun 2016 B2
9373527 Yu et al. Jun 2016 B2
9385024 Tong et al. Jul 2016 B2
9394161 Cheng et al. Jul 2016 B2
9431368 Enquist et al. Aug 2016 B2
9437572 Chen et al. Sep 2016 B2
9443796 Chou et al. Sep 2016 B2
9443824 We et al. Sep 2016 B1
9461007 Chun et al. Oct 2016 B2
9466586 Choi et al. Oct 2016 B1
9476898 Takano Oct 2016 B2
9496239 Edelstein et al. Nov 2016 B1
9524959 Yeh et al. Dec 2016 B1
9536848 England et al. Jan 2017 B2
9559081 Lai et al. Jan 2017 B1
9570421 Wu Feb 2017 B2
9601353 Huang et al. Mar 2017 B2
9620481 Edelstein et al. Apr 2017 B2
9627365 Yu et al. Apr 2017 B1
9653433 Yu May 2017 B2
9656852 Cheng et al. May 2017 B2
9666502 Chen et al. May 2017 B2
9666559 Wang et al. May 2017 B2
9673096 Hirschler et al. Jun 2017 B2
9674939 Scannell Jun 2017 B2
9704827 Huang et al. Jul 2017 B2
9722098 Chung et al. Aug 2017 B1
9723716 Meinhold Aug 2017 B2
9728521 Tsai et al. Aug 2017 B2
9741620 Uzoh et al. Aug 2017 B2
9768133 Wu et al. Sep 2017 B1
9799587 Fujii et al. Oct 2017 B2
9818729 Chiu et al. Nov 2017 B1
9852988 Enquist et al. Dec 2017 B2
9865567 Chaware et al. Jan 2018 B1
9881882 Hsu et al. Jan 2018 B2
9893004 Yazdani Feb 2018 B2
9899442 Katkar Feb 2018 B2
9929050 Lin Mar 2018 B2
9941180 Kim et al. Apr 2018 B2
9941241 Edelstein et al. Apr 2018 B2
9941243 Kim et al. Apr 2018 B2
9953941 Enquist Apr 2018 B2
9960142 Chen et al. May 2018 B2
9966360 Yu et al. May 2018 B2
10008844 Wang et al. Jun 2018 B2
10026605 Doub et al. Jul 2018 B2
10032722 Yu et al. Jul 2018 B2
10074630 Kelly et al. Sep 2018 B2
10075657 Fahim et al. Sep 2018 B2
10204893 Uzoh et al. Feb 2019 B2
10269756 Uzoh Apr 2019 B2
10269853 Katkar et al. Apr 2019 B2
10276619 Kao et al. Apr 2019 B2
10276909 Huang et al. Apr 2019 B2
10333623 Liao et al. Jun 2019 B1
10410976 Asano et al. Sep 2019 B2
10418277 Cheng et al. Sep 2019 B2
10446456 Shen et al. Oct 2019 B2
10446487 Huang et al. Oct 2019 B2
10446532 Uzoh et al. Oct 2019 B2
10504824 Pan et al. Dec 2019 B1
10508030 Katkar et al. Dec 2019 B2
10510629 Chen Dec 2019 B2
10522499 Enquist et al. Dec 2019 B2
10559507 Saketi et al. Feb 2020 B1
10580823 Zhang Mar 2020 B2
10629567 Uzoh et al. Apr 2020 B2
10707087 Uzoh et al. Jul 2020 B2
10707145 Bultitude et al. Jul 2020 B2
10727204 Agarwal et al. Jul 2020 B2
10727219 Uzoh et al. Jul 2020 B2
10770430 Kim et al. Sep 2020 B1
10784191 Huang et al. Sep 2020 B2
10790262 Uzoh et al. Sep 2020 B2
10840135 Uzoh Nov 2020 B2
10840205 Fountain, Jr. et al. Nov 2020 B2
10854578 Morein Dec 2020 B2
10872852 Shih Dec 2020 B2
10879212 Uzoh et al. Dec 2020 B2
10879226 Uzoh et al. Dec 2020 B2
10886177 DeLaCruz et al. Jan 2021 B2
10892246 Uzoh Jan 2021 B2
10910344 DeLaCruz et al. Feb 2021 B2
10923408 Huang et al. Feb 2021 B2
10923413 DeLaCruz Feb 2021 B2
10950547 Mohammed et al. Mar 2021 B2
10964664 Mandalapu et al. Mar 2021 B2
10985133 Uzoh Apr 2021 B2
10991804 DeLaCruz et al. Apr 2021 B2
10998292 Lee et al. May 2021 B2
11004757 Katkar et al. May 2021 B2
11011494 Gao et al. May 2021 B2
11011503 Wang et al. May 2021 B2
11031285 Katkar et al. Jun 2021 B2
11037919 Uzoh et al. Jun 2021 B2
11056348 Theil Jul 2021 B2
11056390 Uzoh et al. Jul 2021 B2
11069734 Katkar Jul 2021 B2
11088099 Katkar et al. Aug 2021 B2
11127738 DeLaCruz et al. Sep 2021 B2
11145623 Hsu Oct 2021 B2
11158573 Uzoh et al. Oct 2021 B2
11158606 Gao et al. Oct 2021 B2
11169326 Huang et al. Nov 2021 B2
11171117 Gao et al. Nov 2021 B2
11176450 Teig et al. Nov 2021 B2
11195748 Uzoh et al. Dec 2021 B2
11205625 DeLaCruz et al. Dec 2021 B2
11222863 Hua et al. Jan 2022 B2
11244920 Uzoh Feb 2022 B2
11256004 Haba et al. Feb 2022 B2
11264357 DeLaCruz et al. Mar 2022 B1
11276676 Enquist et al. Mar 2022 B2
11296044 Gao et al. Apr 2022 B2
11296053 Uzoh et al. Apr 2022 B2
11329034 Tao et al. May 2022 B2
11348898 DeLaCruz et al. May 2022 B2
11355404 Gao et al. Jun 2022 B2
11355427 Loo et al. Jun 2022 B2
11355443 Huang et al. Jun 2022 B2
11367652 Uzoh et al. Jun 2022 B2
11373963 DeLaCruz et al. Jun 2022 B2
11380597 Katkar et al. Jul 2022 B2
11385278 DeLaCruz et al. Jul 2022 B2
11387202 Haba et al. Jul 2022 B2
11387214 Wang et al. Jul 2022 B2
11393779 Gao et al. Jul 2022 B2
11437423 Takachi Sep 2022 B2
11462419 Haba Oct 2022 B2
11476213 Haba et al. Oct 2022 B2
11538781 Haba Dec 2022 B2
11558029 Ito Jan 2023 B2
11631647 Haba Apr 2023 B2
11652083 Uzoh et al. May 2023 B2
11658173 Uzoh et al. May 2023 B2
11728273 Haba Aug 2023 B2
11764177 Haba Sep 2023 B2
11764189 Gao et al. Sep 2023 B2
11817409 Haba et al. Nov 2023 B2
11837582 Gao et al. Dec 2023 B2
11837596 Uzoh et al. Dec 2023 B2
20020000328 Motomura et al. Jan 2002 A1
20020003307 Suga Jan 2002 A1
20020004288 Nishiyama Jan 2002 A1
20020074668 Hofstee et al. Jun 2002 A1
20030148591 Guo et al. Aug 2003 A1
20040084414 Sakai et al. May 2004 A1
20040140546 Lee et al. Jul 2004 A1
20040157407 Tong et al. Aug 2004 A1
20040188501 Tolchinsky et al. Sep 2004 A1
20040238927 Miyazawa Dec 2004 A1
20050040530 Shi Feb 2005 A1
20050101130 Lopatin et al. May 2005 A1
20050104196 Kashiwazaki May 2005 A1
20050133930 Savastisuk et al. Jun 2005 A1
20050153522 Hwang et al. Jul 2005 A1
20050161808 Anderson Jul 2005 A1
20050218518 Jiang et al. Oct 2005 A1
20060057945 Hsu et al. Mar 2006 A1
20060063312 Kurita Mar 2006 A1
20060087042 Kameyama et al. Apr 2006 A1
20060220256 Shim et al. Oct 2006 A1
20060223216 Chang et al. Oct 2006 A1
20060234473 Wong et al. Oct 2006 A1
20060278331 Dugas et al. Dec 2006 A1
20070007639 Fukazawa et al. Jan 2007 A1
20070080442 Meyer-Berg Apr 2007 A1
20070096294 Ikeda et al. May 2007 A1
20070111386 Kim et al. May 2007 A1
20070122635 Lu et al. May 2007 A1
20070123061 Evertsen et al. May 2007 A1
20070148912 Morita et al. Jun 2007 A1
20070158024 Addison et al. Jul 2007 A1
20070158827 Schuster Jul 2007 A1
20070222048 Huang Sep 2007 A1
20070295456 Gudeman et al. Dec 2007 A1
20080036082 Eun Feb 2008 A1
20080079105 Chang et al. Apr 2008 A1
20080165521 Bernstein et al. Jul 2008 A1
20080227238 Ko et al. Sep 2008 A1
20080231311 Condorelli et al. Sep 2008 A1
20080265421 Brunnbauer et al. Oct 2008 A1
20080268614 Yang et al. Oct 2008 A1
20080272477 Do et al. Nov 2008 A1
20080308928 Chang Dec 2008 A1
20080315372 Kuan et al. Dec 2008 A1
20090029274 Olson et al. Jan 2009 A1
20090068831 Enquist et al. Mar 2009 A1
20090095399 Zussy et al. Apr 2009 A1
20090149023 Koyanagi Jun 2009 A1
20090206461 Yoon Aug 2009 A1
20090227089 Plaut et al. Sep 2009 A1
20090252939 Park et al. Oct 2009 A1
20090273094 Ha et al. Nov 2009 A1
20090283898 Janzen et al. Nov 2009 A1
20090321939 Chandrasekaran Dec 2009 A1
20100081236 Yang et al. Apr 2010 A1
20100123268 Menard May 2010 A1
20100129999 Zingher et al. May 2010 A1
20100167534 Iwata Jul 2010 A1
20100213819 Cok et al. Aug 2010 A1
20100258952 Fjelstad Oct 2010 A1
20100259166 Cok et al. Oct 2010 A1
20100315110 Fenner et al. Dec 2010 A1
20100327424 Braunisch et al. Dec 2010 A1
20110042814 Okuyama Feb 2011 A1
20110049696 Haba et al. Mar 2011 A1
20110074033 Kaltalioglu et al. Mar 2011 A1
20110186977 Chi et al. Aug 2011 A1
20110248397 Coffy et al. Oct 2011 A1
20110278717 Pagaila et al. Nov 2011 A1
20110278732 Yu et al. Nov 2011 A1
20110290552 Palmateer et al. Dec 2011 A1
20120003792 Cheah et al. Jan 2012 A1
20120025396 Liao et al. Feb 2012 A1
20120049344 Pagaila et al. Mar 2012 A1
20120056314 Pagaila et al. Mar 2012 A1
20120074585 Koo et al. Mar 2012 A1
20120077314 Park et al. Mar 2012 A1
20120119360 Kim et al. May 2012 A1
20120187516 Sato Jul 2012 A1
20120190187 Yang et al. Jul 2012 A1
20120194719 Churchwell et al. Aug 2012 A1
20120199960 Cosue et al. Aug 2012 A1
20120212384 Kam et al. Aug 2012 A1
20120217644 Pagaila Aug 2012 A1
20120238070 Libbert et al. Sep 2012 A1
20130001798 Choi Jan 2013 A1
20130009325 Mori Jan 2013 A1
20130037962 Xue Feb 2013 A1
20130069239 Kim et al. Mar 2013 A1
20130075923 Park et al. Mar 2013 A1
20130082399 Kim et al. Apr 2013 A1
20130122655 Yu et al. May 2013 A1
20130169355 Chen et al. Jul 2013 A1
20130187292 Semmelmeyer et al. Jul 2013 A1
20130234320 Lu et al. Sep 2013 A1
20130264684 Yu et al. Oct 2013 A1
20130265733 Herbsommer et al. Oct 2013 A1
20130277855 Kang et al. Oct 2013 A1
20130299997 Sadaka Nov 2013 A1
20130334697 Shin et al. Dec 2013 A1
20140008789 Cho Jan 2014 A1
20140013606 Nah et al. Jan 2014 A1
20140097536 Schunk Apr 2014 A1
20140124818 Hwang et al. May 2014 A1
20140154839 Ahn et al. Jun 2014 A1
20140175655 Chen et al. Jun 2014 A1
20140187040 Enquist et al. Jul 2014 A1
20140217604 Chou et al. Aug 2014 A1
20140225795 Yu Aug 2014 A1
20140264836 Chun et al. Sep 2014 A1
20140299981 Goh et al. Oct 2014 A1
20140312511 Nakamura Oct 2014 A1
20140327150 Jung et al. Nov 2014 A1
20140370658 Tong et al. Dec 2014 A1
20140377909 Chung et al. Dec 2014 A1
20150021754 Lin et al. Jan 2015 A1
20150048500 Yu et al. Feb 2015 A1
20150048503 Chiu et al. Feb 2015 A1
20150064498 Tong Mar 2015 A1
20150097022 Di Cioccio et al. Apr 2015 A1
20150102468 Kang et al. Apr 2015 A1
20150130030 Ma et al. May 2015 A1
20150130082 Lu et al. May 2015 A1
20150145140 Haba et al. May 2015 A1
20150162294 Kawasaki Jun 2015 A1
20150171050 Chen et al. Jun 2015 A1
20150171063 Zhai et al. Jun 2015 A1
20150179481 Lin Jun 2015 A1
20150194406 Teh et al. Jul 2015 A1
20150200153 Wang et al. Jul 2015 A1
20150200182 Wang et al. Jul 2015 A1
20150206865 Yu et al. Jul 2015 A1
20150235949 Yu et al. Aug 2015 A1
20150235991 Gu et al. Aug 2015 A1
20150270209 Woychik et al. Sep 2015 A1
20150287672 Yazdani Oct 2015 A1
20150303174 Yu et al. Oct 2015 A1
20150340285 Enquest et al. Nov 2015 A1
20150371951 Yeh et al. Dec 2015 A1
20160035687 Lin et al. Feb 2016 A1
20160071770 Albermann et al. Mar 2016 A1
20160093592 Zhai Mar 2016 A1
20160141267 Hagimoto et al. May 2016 A1
20160155724 Kim et al. Jun 2016 A1
20160163650 Gao et al. Jun 2016 A1
20160190103 Kabe et al. Jun 2016 A1
20160218082 Lee et al. Jul 2016 A1
20160233175 Dubey et al. Aug 2016 A1
20160233196 Kim et al. Aug 2016 A1
20160254249 Jeng et al. Sep 2016 A1
20160260684 Zhai et al. Sep 2016 A1
20160276296 Woychik et al. Sep 2016 A1
20160300813 Zhai et al. Oct 2016 A1
20160300817 Do et al. Oct 2016 A1
20160315071 Zhai et al. Oct 2016 A1
20160329284 We et al. Nov 2016 A1
20160343682 Kawasaki Nov 2016 A1
20160343685 Lin et al. Nov 2016 A1
20160343695 Lin et al. Nov 2016 A1
20160351499 Kitada Dec 2016 A1
20160358891 Geissler et al. Dec 2016 A1
20160372323 Doub et al. Dec 2016 A1
20170023405 Fahim et al. Jan 2017 A1
20170062366 Enquist Mar 2017 A1
20170062383 Yee et al. Mar 2017 A1
20170084576 Yu et al. Mar 2017 A1
20170179078 Yu et al. Apr 2017 A1
20170125379 Chen et al. May 2017 A1
20170141040 Yu et al. May 2017 A1
20170148764 Wang et al. May 2017 A1
20170148777 Bono et al. May 2017 A1
20170179029 Enquist et al. Jun 2017 A1
20170194271 Hsu et al. Jul 2017 A1
20170200659 Gaynes et al. Jul 2017 A1
20170200711 Uzoh et al. Jul 2017 A1
20170200756 Kao et al. Jul 2017 A1
20170243845 Lee et al. Aug 2017 A1
20170250160 Wu et al. Aug 2017 A1
20170250161 Haba Aug 2017 A1
20170263518 Yu et al. Sep 2017 A1
20170263595 Kurita et al. Sep 2017 A1
20170284951 Pindl et al. Oct 2017 A1
20170287874 Fang et al. Oct 2017 A1
20170294422 Solimando et al. Oct 2017 A1
20170330855 Tung et al. Nov 2017 A1
20170338214 Uzoh et al. Nov 2017 A1
20170345761 Yu et al. Nov 2017 A1
20170358533 Briggs et al. Dec 2017 A1
20170358553 Kim et al. Dec 2017 A1
20170365580 Shih et al. Dec 2017 A1
20170365582 Seo et al. Dec 2017 A1
20170365591 Chang et al. Dec 2017 A1
20180005984 Yu et al. Jan 2018 A1
20180005992 Yu et al. Jan 2018 A1
20180006006 Kim et al. Jan 2018 A1
20180012787 Oka et al. Jan 2018 A1
20180012863 Yu et al. Jan 2018 A1
20180026008 Jeng et al. Jan 2018 A1
20180053746 Yu et al. Feb 2018 A1
20180061741 Beyne Mar 2018 A1
20180068958 Cho et al. Mar 2018 A1
20180068978 Jeng et al. Mar 2018 A1
20180096931 Huang et al. Apr 2018 A1
20180096988 Long et al. Apr 2018 A1
20180122774 Huang et al. May 2018 A1
20180130769 Tan et al. May 2018 A1
20180151477 Yu et al. May 2018 A1
20180158749 Yu et al. Jun 2018 A1
20180174995 Wang et al. Jun 2018 A1
20180175012 Wu et al. Jun 2018 A1
20180182639 Uzoh et al. Jun 2018 A1
20180182666 Uzoh et al. Jun 2018 A1
20180190580 Haba et al. Jul 2018 A1
20180190583 DeLaCruz et al. Jul 2018 A1
20180191047 Huang et al. Jul 2018 A1
20180219038 Gambino et al. Aug 2018 A1
20180226375 Enquist et al. Aug 2018 A1
20180269143 Adams et al. Sep 2018 A1
20180273377 Katkar et al. Sep 2018 A1
20180286805 Huang et al. Oct 2018 A1
20180323177 Yu et al. Nov 2018 A1
20180323227 Zhang et al. Nov 2018 A1
20180331066 Uzoh et al. Nov 2018 A1
20180337157 Wang et al. Nov 2018 A1
20180342435 Yu et al. Nov 2018 A1
20180366436 Wang et al. Dec 2018 A1
20180366437 Chen et al. Dec 2018 A1
20180366442 Gu et al. Dec 2018 A1
20180366446 Haba et al. Dec 2018 A1
20190043792 Weerasekera et al. Feb 2019 A1
20190067247 Yoo et al. Feb 2019 A1
20190088621 Yang et al. Mar 2019 A1
20190096741 Uzoh et al. Mar 2019 A1
20190096842 Fountain, Jr. et al. Mar 2019 A1
20190103409 Xu et al. Apr 2019 A1
20190109119 Shih et al. Apr 2019 A1
20190115277 Yu et al. Apr 2019 A1
20190123006 Chen et al. Apr 2019 A1
20190131277 Yang et al. May 2019 A1
20190157333 Tsai May 2019 A1
20190189607 Uzoh et al. Jun 2019 A1
20190198407 Huang et al. Jun 2019 A1
20190198409 Katkar et al. Jun 2019 A1
20190206791 Pietambaram et al. Jul 2019 A1
20190221548 Huang et al. Jul 2019 A1
20190237374 Huang et al. Aug 2019 A1
20190265411 Huang et al. Aug 2019 A1
20190267334 Bowers Aug 2019 A1
20190319007 Uzoh et al. Oct 2019 A1
20190333550 Fisch Oct 2019 A1
20190333871 Chen et al. Oct 2019 A1
20190341306 Yu et al. Nov 2019 A1
20190341350 Huang et al. Nov 2019 A1
20190348336 Katkar et al. Nov 2019 A1
20190355637 Chen et al. Nov 2019 A1
20190355706 Enquist et al. Nov 2019 A1
20190371763 Agarwal et al. Dec 2019 A1
20190372000 Yu et al. Dec 2019 A1
20190385935 Gao et al. Dec 2019 A1
20190385966 Gao et al. Dec 2019 A1
20200006309 Chen et al. Jan 2020 A1
20200013637 Haba Jan 2020 A1
20200013667 Leobandung Jan 2020 A1
20200013765 Fountain, Jr. et al. Jan 2020 A1
20200035560 Block et al. Jan 2020 A1
20200035641 Fountain, Jr. et al. Jan 2020 A1
20200043853 Kim et al. Feb 2020 A1
20200058617 Wu et al. Feb 2020 A1
20200075520 Gao et al. Mar 2020 A1
20200075534 Gao et al. Mar 2020 A1
20200075553 DeLaCruz et al. Mar 2020 A1
20200098736 Liao et al. Mar 2020 A1
20200106156 Lu et al. Apr 2020 A1
20200118973 Wang et al. Apr 2020 A1
20200126906 Uzoh et al. Apr 2020 A1
20200135684 Kim et al. Apr 2020 A1
20200176419 Dabral et al. Jun 2020 A1
20200185367 Bhagavat et al. Jun 2020 A1
20200194396 Uzoh Jun 2020 A1
20200227367 Haba et al. Jul 2020 A1
20200243380 Uzoh et al. Jul 2020 A1
20200279821 Haba et al. Sep 2020 A1
20200294908 Haba et al. Sep 2020 A1
20200294920 Hariri et al. Sep 2020 A1
20200303311 Young et al. Sep 2020 A1
20200328162 Haba et al. Oct 2020 A1
20200328164 DeLaCruz et al. Oct 2020 A1
20200328165 DeLaCruz et al. Oct 2020 A1
20200335408 Gao et al. Oct 2020 A1
20200371154 DeLaCruz et al. Nov 2020 A1
20200395300 Xie et al. Dec 2020 A1
20200395321 Katkar et al. Dec 2020 A1
20200403006 DeLaCruz et al. Dec 2020 A1
20200411483 Uzoh et al. Dec 2020 A1
20210020577 Hu Jan 2021 A1
20210028080 Pietambaram et al. Jan 2021 A1
20210057309 Hu et al. Feb 2021 A1
20210057343 Chang et al. Feb 2021 A1
20210057352 Agarwal et al. Feb 2021 A1
20210066219 Chen et al. Mar 2021 A1
20210082797 Lee et al. Mar 2021 A1
20210082822 Aleksov et al. Mar 2021 A1
20210082825 Strong et al. Mar 2021 A1
20210098411 Liff et al. Apr 2021 A1
20210098412 Haba et al. Apr 2021 A1
20210098421 Wu et al. Apr 2021 A1
20210104487 Uzoh et al. Apr 2021 A1
20210111125 Chen et al. Apr 2021 A1
20210118832 Chen et al. Apr 2021 A1
20210118864 DeLaCruz et al. Apr 2021 A1
20210125933 Chen et al. Apr 2021 A1
20210125965 Lu Apr 2021 A1
20210134724 Rubin et al. May 2021 A1
20210143125 DeLaCruz et al. May 2021 A1
20210181510 Katkar et al. Jun 2021 A1
20210183847 Uzoh et al. Jun 2021 A1
20210193603 Katkar et al. Jun 2021 A1
20210193624 DeLaCruz et al. Jun 2021 A1
20210193625 DeLaCruz et al. Jun 2021 A1
20210202396 Wu et al. Jul 2021 A1
20210225708 Lee et al. Jul 2021 A1
20210225780 Wu et al. Jul 2021 A1
20210242152 Fountain, Jr. et al. Aug 2021 A1
20210280507 Aldrete et al. Sep 2021 A1
20210280517 May et al. Sep 2021 A1
20210280522 Liu Sep 2021 A1
20210296282 Gao et al. Sep 2021 A1
20210305122 Lai et al. Sep 2021 A1
20210305202 Uzoh et al. Sep 2021 A1
20210335726 Wu et al. Oct 2021 A1
20210366820 Uzoh Nov 2021 A1
20210366970 Katkar Nov 2021 A1
20210375708 Kuo et al. Dec 2021 A1
20210375737 Lin Dec 2021 A1
20210384133 Ong et al. Dec 2021 A1
20210384135 Kuan et al. Dec 2021 A1
20210391271 Hsu et al. Dec 2021 A1
20210391272 Tsai et al. Dec 2021 A1
20210391283 Hsu et al. Dec 2021 A1
20210391284 Hsu et al. Dec 2021 A1
20210407941 Haba Dec 2021 A1
20220005787 Han et al. Jan 2022 A1
20220020729 Gao et al. Jan 2022 A1
20220077063 Haba Mar 2022 A1
20220077087 Haba Mar 2022 A1
20220122934 Haba Apr 2022 A1
20220139867 Uzoh May 2022 A1
20220139869 Gao et al. May 2022 A1
20220189941 Enquist et al. Jun 2022 A1
20220199560 Haba et al. Jun 2022 A1
20220208650 Gao et al. Jun 2022 A1
20220208702 Uzoh Jun 2022 A1
20220208723 Katkar et al. Jun 2022 A1
20220246497 Fountain, Jr. et al. Aug 2022 A1
20220278084 Ong et al. Sep 2022 A1
20220285303 Mirkarimi et al. Sep 2022 A1
20220319901 Suwito et al. Oct 2022 A1
20220320035 Uzoh et al. Oct 2022 A1
20220320036 Gao et al. Oct 2022 A1
20220375864 Wang et al. Nov 2022 A1
20230005850 Fountain, Jr. Jan 2023 A1
20230019869 Mirkarimi et al. Jan 2023 A1
20230036441 Haba et al. Feb 2023 A1
20230067677 Lee et al. Mar 2023 A1
20230069183 Haba Mar 2023 A1
20230100032 Haba et al. Mar 2023 A1
20230115122 Uzoh et al. Apr 2023 A1
20230122531 Uzoh Apr 2023 A1
20230123423 Gao et al. Apr 2023 A1
20230125395 Gao et al. Apr 2023 A1
20230130259 Haba et al. Apr 2023 A1
20230130580 Uzoh et al. Apr 2023 A1
20230131849 Uzoh et al. Apr 2023 A1
20230132632 Katkar et al. May 2023 A1
20230140107 Uzoh et al. May 2023 A1
20230142680 Guevara et al. May 2023 A1
20230154816 Haba et al. May 2023 A1
20230154828 Haba et al. May 2023 A1
20230187264 Uzoh et al. Jun 2023 A1
20230187317 Uzoh Jun 2023 A1
20230187412 Gao et al. Jun 2023 A1
20230197453 Fountain, Jr. et al. Jun 2023 A1
20230197496 Theil Jun 2023 A1
20230197559 Haba et al. Jun 2023 A1
20230197560 Katkar et al. Jun 2023 A1
20230197655 Theil et al. Jun 2023 A1
20230207402 Fountain, Jr. et al. Jun 2023 A1
20230207437 Haba Jun 2023 A1
20230207474 Uzoh et al. Jun 2023 A1
20230207514 Gao et al. Jun 2023 A1
20230215739 Haba et al. Jul 2023 A1
20230215836 Haba et al. Jul 2023 A1
20230245950 Haba et al. Aug 2023 A1
20230253367 Gao et al. Aug 2023 A1
20230268300 Uzoh et al. Aug 2023 A1
20230282610 Uzoh et al. Sep 2023 A1
20230282634 Enquist et al. Sep 2023 A1
20230299029 Theil et al. Sep 2023 A1
20230343734 Uzoh et al. Oct 2023 A1
20230360950 Gao Nov 2023 A1
20230361074 Uzoh et al. Nov 2023 A1
20230369136 Uzoh et al. Nov 2023 A1
20230375613 Haba et al. Nov 2023 A1
20230420398 Haba Dec 2023 A1
20230420399 Haba et al. Dec 2023 A1
20240006377 Wang et al. Jan 2024 A1
Foreign Referenced Citations (40)
Number Date Country
103681646 Mar 2014 CN
107527885 Dec 2017 CN
1011133 Jun 2000 EP
2 339 614 Jun 2011 EP
2 685 491 Jan 2014 EP
04-337694 Nov 1992 JP
2000-100679 Apr 2000 JP
2001-102479 Apr 2001 JP
2001-284520 Oct 2001 JP
2002-353416 Dec 2002 JP
2002-359345 Dec 2002 JP
2004-193493 Jul 2004 JP
2007-294724 Nov 2007 JP
2008-130603 Jun 2008 JP
2009-135348 Jun 2009 JP
2010-034294 Feb 2010 JP
2010-073964 Apr 2010 JP
2011-171614 Sep 2011 JP
2013-33786 Feb 2013 JP
2017-130610 Jul 2017 JP
2018-160519 Oct 2018 JP
10-2001-0104643 Nov 2001 KR
10-2004-0020827 Mar 2004 KR
10-2010-0123755 Nov 2010 KR
10-2015-0097798 Aug 2015 KR
10-2018-0054419 May 2018 KR
10-2020-0060670 Jun 2020 KR
10-2020-0092236 Aug 2020 KR
I464810 Dec 2014 TW
WO 2005043584 May 2005 WO
WO 2006100444 Sep 2006 WO
WO 2008112101 Sep 2008 WO
WO 2009005898 Jan 2009 WO
WO 2010024678 Mar 2010 WO
WO 2014052445 Apr 2014 WO
WO 2015134227 Sep 2015 WO
WO 2017034654 Mar 2017 WO
WO 2017052652 Mar 2017 WO
WO 2017151442 Sep 2017 WO
WO 2019054364 Mar 2019 WO
Non-Patent Literature Citations (89)
Entry
International Search Report and Written Opinion dated Jul. 2019, issued in International Application No. WO 2020/028080, 9 pages.
International Search Report and Written Opinion dated Oct. 12, 2020, issued in International Application No. PCT/US2020/039632, 2 pages.
Ker, Ming-Dou et al., “Fully process-compatible layout design on bond pad to improve wire bond reliability in CMOS Ics,” IEEE Transactions on Components and Packaging Technologies, Jun. 2002, vol. 25, No. 2, pp. 309-316.
Moriceau, H. et al., “Overview of recent direct wafer bonding advances and applications,” Advances in Natural Sciences-Nanoscience and Nanotechnology, 2010, 11 pages.
Nakanishi, H. et al., “Studies on SiO2-SiO2 bonding with hydrofluoric acid. Room temperature and low stress bonding technique for MEMS,” Sensors and Actuators, 2000, vol. 79, pp. 237-244.
Oberhammer, J. et al., “Sealing of adhesive bonded devices on wafer level,” Sensors and Actuators A, 2004, vol. 110, No. 1-3, pp. 407-412, see pp. 407-412, and Figures 1 (a)-1 (I), 6 pages.
Plobi, A. et al., “Wafer direct bonding: tailoring adhesion between brittle materials,” Materials Science and Engineering Review Journal, 1999, R25, 88 pages.
Suga et al., “Bump-less interconnect for next generation system packaging,” Electronic Components and Technology Conference, 2001, IEEE, pp. 1003-1008.
Amirfeiz et al., “Formation of silicon structures by plasma-activated wafer bonding,” Journal of The Electrochemical Society, 2000, vol. 147, No. 7, pp. 2693-2698.
Chang, T.C. et al., “A method for fabricating a superior oxide/nitride/oxide gate stack,” Electrochemical and Solid-State Letters, 2004, vol. 7, No. 7, pp. G138-G140.
Chung et al., “Room temperature GaAseu + Si and InPeu + Si wafer direct bonding by the surface activate bonding method,” Nuclear Instruments and Methods in Physics Research Section B: Beam Interactions with Materials and Atoms, Jan. 2, 1997, vol. 121, Issues 1-4, pp. 203-206.
Chung et al., “Wafer direct bonding of compound semiconductors and silicon at room temperature by the surface activated bonding method,” Applied Surface Science, Jun. 2, 1997, vols. 117-118, pp. 808-812.
“Die-to-Wafer Fusion and Hybrid Bonding,” EV Group, https://www.evgroup.com/technologies/die-to-wafer-fusion-and-hybrid-bonding/, printed Sep. 21, 2022, 8 pages.
Farrens et al., “Chemical free room temperature wafer to wafer direct bonding,” J. Electrochem. Soc., The Electrochemical Society, Inc., Nov. 1995, vol. 142, No. 11. pp. 3949-3955.
Farrens et al., “Chemical free wafer bonding of silicon to glass and sapphire,” Electrochemical Society Proceedings vol. 95-7, 1995, pp. 72-77.
Frumusanu, Andrei, “TSMC's version of EMIB is ‘LSI’: Currently in pre-qualification,” AnaandTech, https://www.anandtech.com/show/16031/tsmcs-version-of-emib-Isi-3dfabric, Aug. 25, 2020, 6 pages.
Fukushima, T. et al., “New three-dimensional integration technology using self-assembly technique,” International Electron Devices Meeting 5-7.12.2005, IEEE, Dec. 5, 2005, pp. 348-351.
Gao, G. et al., “Low temperature hybrid bonding for die to wafer stacking applications,” 2021 IEEE 71st Electronic Components and Technology Conference (ECTC), IEEE, Jun. 1, 2021-Jul. 4, 2021.
Gösele et al., “Semiconductor Wafer Bonding: A flexible approach to materials combinations in microelectronics; micromechanics and optoelectronics,” IEEE, 1997, pp. 23-32.
Hooper, A. et al. “Review of wafer dicing techniques for via-middle process 3DI/TSV ultrathin silicon device wafers,” 2015 IEEE 65th Electronic Components and Technology Conference (ECTC).
Hosoda et al., “Effect of the surface treatment on the room-temperature bonding of AI to Si and SiO2,” Journal of Materials Science, Jan. 1, 1998, vol. 33, Issue 1, pp. 253-258.
Hosoda et al., “Room temperature GaAs—Si and InP—Si wafer direct bonding by the surface activated bonding method,” Nuclear Inst. And Methods in Physics Research B, 1997, vol. 121, Nos. 1-4, pp. 203-206.
Howlader et al., “A novel method for bonding of ionic wafers,” Electronics Components and Technology Conference, 2006, IEEE, pp. 7-pp.
Howlader et al., “Bonding of p—Si/n—InP wafers through surface activated bonding method at room temperature,” Indium Phosphide and Related Materials, 2001, IEEE International Conference On, pp. 272-275.
Howlader et al., “Characterization of the bonding strength and interface current of p—Si/ n—InP wafers|bonded by surface activated bonding method at room temperature,” Journal of Applied Physics, Mar. 1, 2002, vol. 91, No. 5, pp. 3062-3066.
Howlader et al., “Investigation of the bonding strength and interface current of p—SionGaAs wafers bonded by surface activated bonding at room temperature,” J. Vac. Sci. Technol. B 19, Nov./Dec. 2001, pp. 2114-2118.
International Search Report and Written Opinion dated Sep. 22, 2017, issued in International Application No. PCT/US2017/029187, 20 pages.
International Search Report and Written Opinion dated Apr. 22, 2019 in International Application No. PCT/US2018/064982, 13 pages.
International Search Report and Written Opinion dated May 7, 2020, issued in International Application No. PCT/US2020/013377, 16 pages.
Itoh et al., “Characteristics of fritting contacts utilized for micromachined wafer probe cards,” 2000 American Institute of Physics, AIP Review of Scientific Instruments, vol. 71, 2000, pp. 2224.
Itoh et al., “Characteristics of low force contact process for MEMS probe cards,” Sensors and Actuators A: Physical, Apr. 1, 2002, vols. 97-98, pp. 462-467.
Itoh et al., “Development of MEMS IC probe card utilizing fritting contact,” Initiatives of Precision Engineering at the Beginning of a Millennium: 10th International Conference on Precision Engineering (ICPE) Jul. 18-20, 2001, Yokohama, Japan, 2002, Book Part 1, pp. 314-318.
Itoh et al., “Room temperature vacuum sealing using surface activated bonding method,” The 12th International Conference on Solid State Sensors, Actuators and Microsystems, Boston, Jun. 8-12, 2003, 2003 IEEE, pp. 1828-1831.
Jin, H. et al., “Silicon / Silicon Oxide / LPCVD Silicon Nitride Stacks: The Effect of Oxide Thickness on Bulk Damage and Surface Passivation,” Centre for Sustainable Energy Systems, Faculty of Engineering and Information Technology, The Australian National University, Canberra ACT 0200, Australia, 3 pages.
Kim et al., “Low temperature direct Cu—Cu bonding with low energy ion activation method,” Electronic Materials and Packaging, 2001, IEEE, pp. 193-195.
Kim et al., “Room temperature Cu—Cu direct bonding using surface activated bonding method,” J. Vac. Sci. Technol., 2003 American Vacuum Society, Mar/Apr. 2003, vol. 21, No. 2, pp. 449-453.
Kim et al., “Wafer-scale activated bonding of Cu—CU, Cu—Si, and Cu—SiO2 at low temperature,” Proceedings—Electrochemical Society, 2003, vol. 19, pp. 239-247.
“Lecture 29: Productivity and process yield,” National Programme on Technology Enhanced Learning (NPTEL), MM5017: Electronic materials, devices, and fabrication, 16 pages.
Marinov, Val et al., “Laser-enabled advanced packaging of ultrathin bare dice in flexible substrates,” IEEE Transactions on Components, Packaging and Manufacturing Technology, Apr. 2012, vol. 2, No. 4, pp. 569-577.
Matsuzawa et al., “Room-temperature interconnection of electroplated Au microbump by means of surface activated bonding method,” Electornic Components and Technology Confererence, 2001, 51st Proceedings, IEEE, pp. 384-387.
Office Action for U.S. Appl. No. 15/159,649, dated Sep. 14, 2017, 9 pages.
Onodera et al., “The effect of prebonding heat treatment on the separability of Au wire from Ag-plated Cu alloy substrate, ” Electronics Packaging Manufacturing, IEEE Transactions, Jan. 2002, vol. 25, Issue 1, pp. 5-12.
Reiche et al., “The effect of a plasma pretreatment on the Si/Si bonding behaviouir,” Electrochemical Society Proceedings, 1998, vol. 97-36, pp. 437-444.
Roberds et al., “Low temperature , in situ, plasma activated wafer bonding,” Electrochecmical Society Proceedings, 1997, vol. 97-36, pp. 598-606.
Shigetou et al., “Room temperature bonding of ultra-fine pitch and low-profiled Cu electrodes for bump-less interconnect,” 2003 Electronic Components and Technology Conference, pp. 848-852.
Shigetou et al., “Room-temperature direct bonding of CMP—Cu film for bumpless interconnection,” Electronic Components and Technology Confererence, 51st Proceedings, 2001, IEEE, pp. 755-760.
Shingo et al., “Design and fabrication of an electrostatically actuated MEMS probe card,” TRANDUCERS, Solid-State Sensors, Actuators and Microsystems, 12th International Conference, Jun. 8-12, 2003, vol. 2, pp. 1522-1525.
Suga et al., “A new approach to Cu—Cu direct bump bonding,” IEMT/IMC Symposium, 1997, Joint International Electronic Manufacturing Symposium and the International Microelectronics Conference, Apr. 16-18, 1997, IEEE, pp. 146-151.
Suga et al., “A new bumping process using lead-free solder paste,” Electronics Packaging Manufacturing, IEEE Transactions on (vol. 25, Issue 4), IEEE, Oct. 2002, pp. 253-256.
Suga et al., “A new wafer-bonder of ultra-high precision using surface activated bonding (SAB) concept,” Electronic Components and Technology Conference, 2001, IEEE, pp. 1013-1018.
Suga, T., “Feasibility of surface activated bonding for ultra-fine pitch interconnection—A new concept of bump-less direct bonding for system level packaging,” The University of Tokyo, Research Center for Science and Technology, 2000 Electronic Components and Technology Conference, 2000 IEEE, pp. 702-705.
Suga, T., “Room-temperature bonding on metals and ceramics,” Proceedings of the Second International Symposium on Semiconductor Wafer Bonding: Science, Technology and Applications, The Electrochemical Society Proceedings, vol. 93-29 (1993), pp. 71-80.
Suga et al., “Surface activated bonding—an approach to joining at room temperature,” Ceramic Transactions: Structural Ceramics Joining II, The American Ceramic Society, 1993, pp. 323-331.
Suga et al., “Surface activated bonding for new flip chip and bumpless interconnect systems,” Electronic Components and Technology Conference, 2002, IEEE, pp. 105-111.
Suga, “UHV room temperature joining by the surface activated bonding method,” Advances in science and technology, Techna, Faenza, Italie, 1999, pp. C1079-C1089.
Supplemental European Search Report dated Jun. 19, 2019 in European Application No. 17799846.5, 16 pages.
Takagi et al., “Effect of surface roughness on room-temperature wafer bonding by Ar beam surface activation,” Japanese Journal of Applied Physics, 1998, vol. 37, Part 1, No. 1, pp. 4197.
Takagi et al., “Low temperature direct bonding of silicon and silicon dioxide by the surface activation method,” Solid State Sensors and Actuators, 1997, TRANSDUCERS '97 Chicago, 1997 International Conference, vol. 1, pp. 657-660.
Takagi et al., “Room-temperature bonding of lithium niobate and silicon wafers by argon-beam surface activation,” Appl. Phys. Lett., 1999. vol. 74, pp. 2387.
Takagi et al., “Room temperature silicon wafer direct bonding in vacuum by Ar beam irradiation,” Micro Electro Mehcanical Systems, MEMS '97 Proceedings, 1997, IEEE, pp. 191-196.
Takagi et al., “Room-temperature wafer bonding of Si to LiNbO3, LiTaO3 and Gd3Ga5012 by Ar—beam surface activation,” Journal of Micromechanics and Microengineering, 2001, vol. 11, No. 4, pp. 348.
Takagi et al., “Room-temperature wafer bonding of silicon and lithium niobate by means of arbon-beam surface activation,” Integrated Ferroelectrics: An International Journal, 2002, vol. 50, Issue 1, pp. 53-59.
Takagi et al., “Surface activated bonding silicon wafers at room temperature,” Appl. Phys. Lett. 68, 2222 (1996).
Takagi et al., “Wafer-scale room-temperature bonding between silicon and ceramic wafers by means of argon-beam surface activation,” Micro Electro Mechanical Systems, 2001, MEMS 2001, The 14th IEEE International Conference, Jan. 25, 2001, IEEE, pp. 60-63.
Takagi et al., “Wafer-scale spontaneous bonding of silicon wafers by argon-beam surface activation at room temperature,” Sensors and Actuators A: Physical, Jun. 15, 2003, vol. 105, Issue 1, pp. 98-102.
“The effects of edge trimming—Engineering R&D Division, Operation V,” DISCO Technical Review Mar. 2016, 3 pages.
Tong et al., “Low temperature wafer direct bonding,” Journal of Microelectomechanical systems, Mar. 1994, vol. 3, No. 1, pp. 29-35.
Topol et al., “Enabling technologies for wafer-level bonding of 3D Mems and integrated circuit structures,” 2004 Electronics Components and Technology Conference, 2004 IEEE, pp. 931-938.
Uhrmann, T. et al., “Heterogeneous integration by collective die-to-wafer bonding,” Chip Scale Review, Nov./Dec. 2018, vol. 22, No. 6, pp. 10-12.
Wang et al., “Reliability and microstructure of Au—Al and Au—Cu direct bonding fabricated by the Surface Activated Bonding,” Electronic Components and Technology Conference, 2002, IEEE, pp. 915-919.
Wang et al., “Reliability of Au bump—Cu direct interconnections fabricated by means of surface activated bonding method,” Microelectronics Reliability, May 2003, vol. 43, Issue 5, pp. 751-756.
Weldon et al., “Physics and chemistry of silicon wafer bondingspectroscopy,” Journal of Vacuum Science & Technology B, Jul./Aug. 1996, vol. 14, No. 4, pp. 3095-3106.
Xu et al., “New Au-Al interconnect technology and its reliability by surface activated bonding,” Electronic Packaging Technology Proceedings, Oct. 28-30, 2003, Shanghai, China, pp. 479-483.
Ceramic Microstructures: Control at the Atomic Level, Recent Progress in Surface Activated Bonding, 1998, pp. 385-389.
Bush, Steve, “Electronica: Automotive power modules from On Semi,” ElectronicsWeekly.com, indicating an ONSEMI AR0820 product was to be demonstrated at a Nov. 2018 trade show, https://www.electronicsweekly.com/news/products/power-supplies/electronica-automotive-power-modules-semi-2018-11/ (published Nov. 8, 2018; downloaded Jul. 26, 2023).
European Supplementary Search Report dated Jul. 24, 2023, European Application No. 20830730.6, 15 pages.
Morrison, Jim et al., “Samsung Galaxy S7 Edge Teardown,” Tech Insights (posted Apr. 24, 2016), includes description of hybrid bonded Sony IMX260 dual-pixel sensor, https://www.techinsights.com/blog/samsung-galaxy-s7-edge-teardown, downloaded Jul. 11, 2023, 9 pages.
ONSEMI AR0820 image, cross section of a CMOS image sensor product. The part in the image was shipped on Sep. 16, 2021. Applicant makes no representation that the part in the image is identical to the part identified in the separately submitted reference BUSH, Nov. 8, 2018, Electronics Weekly.com (“BUSH article”); however, the imaged part and the part shown in the BUSH article share the part No. “ONSEMI AR0820.”
Sony IMX260 image, cross section of Sony dual-pixel sensor product labeled IMX260, showing peripheral probe and wire bond pads in a bonded structure. The part in the image was shipped in Apr. 2016. Applicant makes no representation that the part in the image is identical to the part identified in the separately submitted reference Morrison et al. (Tech Insights article dated Apr. 24, 2016), describing and showing a similar sensor product within the Samsung Galaxy S7; however the imaged part and the part shown in the Morrison et al. article share the part name “SONY IMX260.”
Extended European Search Report dated Nov. 29, 2023, European Application No. 20830730.6, 19 pages.
“Photo Etching DBC for Power Circuits—Direct Bond Copper (DBC) on Ceramic Used for Power Circuits,” Conard Corporation, 2021, downloaded Nov. 9, 2021, https://www.conardcorp.com/photo-etching-dbc-for-power-circuits/, 2 pages.
Braunisch, H. et al., “High-speed performance of silicon bridge die-to-die interconnects,” 2011 IEEE, pp. 95-98.
International Search Report and Written Opinion dated Oct. 22, 2021, issued in International Application No. PCT/US2021/038696, 10 pages.
International Search Report and Written Opinion dated Oct. 25, 2019, issued in International Application No. PCT/US2019/040622, 12 pages.
Khan et al., “Technologies for printing sensors and electronics over large flexible substrates,” IEEE Sensors Journal, Jun. 2015, vol. 15, No. 6, pp. 3164-3185.
Lei, W.S et al., “Die singulation technologies for advanced packaging: A critical review,” J. Vac. Sci. Technol. B 30(4), Apr. 6, 2012, Jul./Aug. 1012, pp. 040801-1-040801-27.
NASA SBIR/STTR Technologies, Proposal No. 09-1 S5.05-9060—Reliable Direct Bond Copper Ceramic Packages for High Temperature Power Electronics, Contract No. NNX10CE23P, PI: Ender Savrun, PhD, Sienna Technologies, Inc.—Woodinville, WA, 1 page.
Reiche et al., “The effect of a plasma pretreatment on the Si/Si bonding behaviour,” Electrochemical Society Proceedings, 1998, vol. 97-36, pp. 437-444.
Urteaga, M. et al., “THz bandwidth InP HBT technologies and heterogeneous integration with Si CMOS,” 2016 IEEE Bipolar/BiCMOS Circuits and Technology Meeting (BCTM), 2016, pp. 35-41, doi: 10.1109/BCTM.2016.7738973.
Related Publications (1)
Number Date Country
20220293567 A1 Sep 2022 US
Provisional Applications (1)
Number Date Country
62866965 Jun 2019 US
Continuations (1)
Number Date Country
Parent 16911360 Jun 2020 US
Child 17681563 US