1. Technical Field
The present disclosure relates to diffused metal oxide semiconductor DMOS transistors, which are often used in integrated circuits to withstand and switch higher voltages than those implied in the switching of complementary metal oxide semiconductor (CMOS) logic transistors.
2. Description of the Related Art
More specifically, these drawings show a P-channel DMOS transistor formed in a thin silicon layer laid on an insulator, generally itself formed on a silicon wafer, according to a structure currently designated as SOI (Silicon On Insulator). The shown DMOS transistor is of so-called extended drain type, that is, the heavily-doped drain contact region 19 is distant from the limit of the channel region 10 and there exists a drain region, currently called drift region 5, which is more lightly doped between the drain contact region and the limit of the channel region, thus helping increasing the breakdown voltage of the device. Further,
In the top view of
As more specifically shown in the cross-section view of
The active area delimited by insulating region 3 is a portion of a lightly-doped silicon layer 5, of type P in the case which will described hereafter of the forming of a P-channel transistor.
Above the surface of the active layer are formed symmetrical gates extending along the entire length of the active area. Each gate comprises a polysilicon strip 7 insulated from the underlying semiconductor by a thin insulating layer 6. An N-type region 10 is formed by diffusion from the interval between the two gates, the rest of the structure being masked. This N-type region 10 extends under a portion of the length of each gate to form the transistor bulk (the region in which a channel is likely to form when the gate is properly biased). A lightly-doped P-type surface region 12 is then formed, from the interval between the two gates. After this, spacers 14 are formed on either side of each gate and a protection layer 16 is formed towards the outside with respect to the gates to delimit above-mentioned drift region 5, and a P-type dopant is implanted. A P+-type central source region 18 and drain contact regions 19 are thus formed (to the right and to the left in
The foregoing description can be more specifically read from the representation of
In the interval corresponding to distance d, a heavily-doped N-type region 20 is formed. In the siliciding step, region 20 is covered with the same silicide layer MS as the entire source region. Thus, this N+ region, which contacts region 10, is biased in operation to the same voltage as the source (the high voltage reference in the described case of a P-channel DMOS transistor).
The above-described device operates satisfactorily. However, it exhibits a leakage current when it is in the off state.
An embodiment provides a DMOS transistor of the previously-described type having a decreased off-state leakage current.
An embodiment provides a DMOS on SOI transistor comprising an elongated gate extending across the entire width of an active area; a drain region of a first conductivity type extending across the entire width of the active area; a source region of the first conductivity type extending parallel to the gate and stopping before the limit of the active area at least on one side of the transistor width, an interval existing between the limit of the source region and the limit of the active area; a bulk region of a second conductivity type extending under the gate and in said interval; a more heavily-doped region of the second conductivity type extending on a portion of said interval on the side of the limit of the active area; and an elongated source metallization extending across the entire width of the active area.
According to an embodiment, the source is arranged in central fashion and a gate strip is provided on each side of the source.
According to an embodiment, the drain region comprises a more lightly-doped strip on the gate side and a more heavily-doped strip on the side of the limit of the active area.
The foregoing and other features and advantages will be discussed in detail in the following non-limiting description of specific embodiments in connection with the accompanying drawings.
As usual in the representation of integrated circuits, the various drawings are not to scale.
Previously-described distance d between the limit of the active area and the widthwise interruption of the source layer in practice should not be decreased, since a minimum guard distance should be kept between a P-type diffused region and the limit of the active area to be sure that a sufficiently extended N-type exposed area remains in place.
However, the present inventors have noted that the extension of the N+-type bulk contact region could be limited. Thus,
In the embodiment of
Tests have been carried out on a structure of the type of that in
An off-state leakage current smaller than 100 pA/μm has been observed with such a structure while, for a device such as that of
Of course, many alterations, modifications, and improvements will occur to those skilled in the art, especially as concerns the forming of the DMOS transistor. In particular, bulk region 10 has been shown as extending under a small portion (approximately half) of the gate length. This extension may in practice be variable. Similarly, variable lengths of drift areas 5 between the bulk region and the drain contact region may be provided. Finally, a transistor symmetrical with respect to a central source region has been described. It may be provided for the device to only substantially comprise what is shown in the right-hand or left-hand portion of
Further, the case of a P-channel transistor has been described in the foregoing. The present disclosure will similarly apply to an N-channel transistor.
Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and the scope of the present disclosure. Accordingly, the foregoing description is by way of example only and is not intended to be limiting.
The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
1159698 | Oct 2011 | FR | national |