The present invention relates to memory circuits and, in particular, to circuitry associated with command and address pins of a DRAM (dynamic random access memory).
In order to perform data transfers, such as a store and an access, to and from conventional DRAM devices, the command and address signals are generally initiated on a rising edge (the transition from logic level “zero” to “one”) or alternatively a falling edge of a clock signal. In a high speed DRAM design, using the current scheme to store and access the data from a DRAM can result in requiring a significantly higher number of command and address pins. Further, any increase in the number of command and address pins, can also result in a significant overhead for the DRAM controller performing data transfers via multiple DRAMs. For example, a DRAM controller coupled to access 8×32DRAMs in a system, parallelly or concurrently, can require nearly 256 bit input/output (I/O) interfaces. Furthermore, for efficient handling of the command and address signals, the DRAM controller may also have to assign a similar number of command and address pins. Therefore, any increase in the number of command and address pins in a DRAM, in the above system, can also result in requiring similar increase in the command and address pins in each DRAM for the DRAM controller. This is because of operating the command and address signals at half cycles and because of using the command and address pins for a single purpose or a single cycle in conventional double data rate (DDR) DRAM devices.
In addition, during the last several decades, memory technology has progressed dramatically. The density of commercial memory devices, such as the DRAM, has increased from 1 Kbit to 256 Mbits per chip, a factor of 256,000. Unfortunately, as the density goes up the number of command and address pins required to store and access data has also increased considerably. Increasing the number of command and address pins can result in a bigger package size for reasons described-above. As the packaging density increases, accommodating more number of command and address pins in a smaller package becomes more difficult.
Accordingly, there is a need in the art for a technique to reduce the number of command and address pins required in DRAMs to perform data transfers to and from the DRAMs.
In the following detailed description, reference is made to various specific embodiments in which the invention may be practiced. These embodiments are described with sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be employed, and that structural, logical, electrical, and process changes may be made without departing from the teachings of the invention.
In the foregoing description of the preferred embodiments, various features of the invention are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the claimed invention requires more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive aspects lie in less than all features of a single disclosed embodiment. Thus, the following claims are hereby incorporated into the description of the preferred embodiments, with each claim standing on its own as a separate preferred embodiment of the invention.
The present invention provides techniques to reduce number of command and address pins required in a DRAM to reduce the package size and to essentially increase the number of command and address signals sent for a given set of command and address pins in the DRAM. The terms “sending” and “initiating” are used interchangeably throughout the document. References to “rising edge” and “falling edge” of a clock or control signal is for illustrative purposes only since those skilled in the art readily know that true or complementary clock and control signals may be used in which a rising edge may be substituted for a falling edge. Therefore, a clock or control signal may substitute any clock transition (rising or falling) and still fall within the scope of this description and claims.
Referring now to
Referring now to
Also in these embodiments, the controller can be a device, such as a central processing unit (CPU), a graphics processing unit (GPU), a processor, and/or a dynamic random access memory (DRAM) controller. In these embodiments, the integrated circuit memory device is a DRAM device. It can be seen from
The clock signal (CK#) 215 is an inverse of the clock signal (CK) 210 shown in
Referring now to
Referring now to
Referring now to
Referring now to
In operation, the controller 620 sends command and address signals to each integrated circuit memory device 610 via the associated multiple command and address pins 630, respectively, during a clock cycle of a clock signal so as to increase the transfer rate of the command and address signals during the clock cycle. This is accomplished by sending a higher number of command and address signals than available number of command and address pins 630 in each integrated circuit memory device 610.
In some embodiments, the controller 620 sends the command and address signals upon both rising and falling edges of a clock cycle when transferring data to and from each integrated circuit memory device 610 to increase transfer rate of the command and address signals within the clock cycle for a given number of the command and address pins 630 in each integrated circuit memory device 610. In other embodiments, the controller 620 sends the command and address signals upon a rising edge of a clock cycle and further sends remaining address signals upon a falling edge of the clock cycle when transferring the data to and from the integrated circuit memory device 610.
In some embodiments, the controller 620 sends the command and address signals to each integrated circuit memory device 610 via its associated multiple command and address pins 630, respectively, upon two substantially consecutive rising edges of a clock signal to increase transfer rate of the command and address signals. In other embodiments, the controller 620 sends the command and address signals to each integrated circuit memory device 610 via its associated multiple command and address pins 630, respectively, upon a rising edge of a clock cycle in a clock signal. Further, the controller 620 sends the address signals upon a rising edge of a substantially subsequent clock cycle to each integrated circuit memory device 610 via its associated multiple command and address pins 630, respectively, to increase transfer rate of the command and address signals to each integrated circuit memory device 610 in the two substantially consecutive clock cycles. In the above described embodiments, each of the integrated circuit memory devices 610 perform the memory command in response to receiving the set of command and address signals. The advantages in using the above techniques to send command and address signals are described-above in more detail with reference to
With reference to
The present invention provides techniques to send command and address signals on both the rising and falling edges and/or on two consecutive rising or falling edges of a clock cycle (timing signal), thereby essentially reducing the number of command and address pins required by the DRAMs.
In one aspect, the invention provides techniques for reducing the number of command and address pins required in a DRAM. In this aspect, the invention includes sending command and address signals to one or more DRAMs to transfer data to and from the DRAMs upon both the rising and falling edges of a clock cycle. In accordance with another aspect of the present invention, a technique for reducing the number of command and address pins required on a DRAM includes sending the command and address signals on the first edge of a clock cycle and further sending address signals on the following edge of the clock cycle.
In accordance with yet another aspect of the present invention, a technique for reducing the number of required command and address pins on a DRAM includes sending the command and address signals on two consecutive rising edges (or falling edges) of a clock signal. In accordance with yet another aspect of the present invention, a technique for reducing the number of required command and address pins on a DRAM includes sending the command and address signals on a rising edge of a clock cycle and further sending the address signals on a subsequent rising edge of the clock cycle.
Additional advantages and features of the present invention will be more apparent from the detailed description and accompanying drawings, which illustrate preferred embodiments of the invention.
The above description illustrates preferred embodiments, which achieve the features and advantages of the present invention. It is not intended that the present invention be limited to the illustrated embodiments. Modifications and substitutions to specific process conditions and structures can be made without departing from the spirit and scope of the present invention. Accordingly, the invention is not to be considered as being limited by the foregoing description and drawings, but is only limited by the scope of the appended claims.
This application is a Continuation of U.S. application Ser. No. 11/495,418, filed Jul. 28, 2006 now U.S. Pat. No. 7,549,033, which is a Continuation of U.S. application Ser. No. 10/767,555, filed Jan. 29, 2004, now issued as U.S. Pat. No. 7,299,329, which are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
3902163 | Amdahl et al. | Aug 1975 | A |
3922644 | Borbas et al. | Nov 1975 | A |
4061933 | Schroeder et al. | Dec 1977 | A |
4360903 | Plachno et al. | Nov 1982 | A |
4373179 | Katsumata | Feb 1983 | A |
4535427 | Jiang | Aug 1985 | A |
4595845 | Briggs | Jun 1986 | A |
4649301 | Van Tran | Mar 1987 | A |
4774653 | James | Sep 1988 | A |
4873521 | Dietrich et al. | Oct 1989 | A |
5223755 | Richley | Jun 1993 | A |
5604775 | Saitoh et al. | Feb 1997 | A |
5666321 | Schaefer | Sep 1997 | A |
5811998 | Lundberg et al. | Sep 1998 | A |
5825710 | Jeng et al. | Oct 1998 | A |
5845108 | Yoo et al. | Dec 1998 | A |
5878235 | Porterfield et al. | Mar 1999 | A |
5946260 | Manning | Aug 1999 | A |
5969552 | Lee | Oct 1999 | A |
5973989 | Pawlowski | Oct 1999 | A |
6005823 | Martin et al. | Dec 1999 | A |
6008074 | Brand | Dec 1999 | A |
6029250 | Keeth | Feb 2000 | A |
6029252 | Manning | Feb 2000 | A |
6094704 | Martin et al. | Jul 2000 | A |
6094727 | Manning | Jul 2000 | A |
6101197 | Keeth et al. | Aug 2000 | A |
6111812 | Gans et al. | Aug 2000 | A |
6125078 | Ooishi et al. | Sep 2000 | A |
6141263 | Protzman | Oct 2000 | A |
6142830 | Loeffler | Nov 2000 | A |
6167495 | Keeth et al. | Dec 2000 | A |
6172893 | Ryan | Jan 2001 | B1 |
6175894 | Manning | Jan 2001 | B1 |
6178133 | Manning | Jan 2001 | B1 |
6178488 | Manning | Jan 2001 | B1 |
6181616 | Byrd | Jan 2001 | B1 |
6192002 | Merritt | Feb 2001 | B1 |
6195724 | Stracovskt et al. | Feb 2001 | B1 |
6209052 | Chin et al. | Mar 2001 | B1 |
6243282 | Rondeau et al. | Jun 2001 | B1 |
6243797 | Merritt | Jun 2001 | B1 |
6256217 | Rondeau et al. | Jul 2001 | B1 |
6259630 | Kawamura | Jul 2001 | B1 |
6266734 | LaBerge | Jul 2001 | B1 |
6266750 | DeMone et al. | Jul 2001 | B1 |
6279090 | Manning | Aug 2001 | B1 |
6286062 | Ryan | Sep 2001 | B1 |
6301322 | Manning | Oct 2001 | B1 |
6310816 | Manning | Oct 2001 | B2 |
6321315 | LaBerge | Nov 2001 | B1 |
6338127 | Manning | Jan 2002 | B1 |
6355985 | Brand | Mar 2002 | B1 |
6360292 | Manning | Mar 2002 | B1 |
6374360 | Keeth et al. | Apr 2002 | B1 |
6377093 | Lee et al. | Apr 2002 | B1 |
6378049 | Stracovsky et al. | Apr 2002 | B1 |
6388480 | Stubbs | May 2002 | B1 |
6392951 | Fujima et al. | May 2002 | B2 |
6405280 | Ryan | Jun 2002 | B1 |
6405296 | Barth et al. | Jun 2002 | B1 |
6412052 | Keeth et al. | Jun 2002 | B2 |
6414903 | Keeth et al. | Jul 2002 | B1 |
6425045 | LaBerge | Jul 2002 | B2 |
6434684 | Manning | Aug 2002 | B1 |
6442644 | Gustavson et al. | Aug 2002 | B1 |
6445624 | Janzen et al. | Sep 2002 | B1 |
6477631 | Martin et al. | Nov 2002 | B1 |
6484244 | Manning | Nov 2002 | B1 |
6496440 | Manning | Dec 2002 | B2 |
6510474 | Stracovsky et al. | Jan 2003 | B1 |
6519675 | Manning | Feb 2003 | B1 |
6519689 | Manning | Feb 2003 | B2 |
6560669 | Ryan | May 2003 | B1 |
6587804 | Johnson et al. | Jul 2003 | B1 |
6621316 | Kirsch | Sep 2003 | B1 |
6625242 | Yoo et al. | Sep 2003 | B1 |
6636935 | Ware et al. | Oct 2003 | B1 |
6647523 | Manning | Nov 2003 | B2 |
6697297 | Keeth et al. | Feb 2004 | B2 |
6704881 | Li et al. | Mar 2004 | B1 |
6706565 | Brand | Mar 2004 | B2 |
6724666 | Janzen et al. | Apr 2004 | B2 |
6789155 | Jeddeloh | Sep 2004 | B2 |
6801989 | Johbnson et al. | Oct 2004 | B2 |
6851032 | LaBerge et al. | Feb 2005 | B2 |
6934813 | Jeddeloh | Aug 2005 | B1 |
6950893 | Chan | Sep 2005 | B2 |
6968026 | Li et al. | Nov 2005 | B1 |
7055012 | LaBerge et al. | May 2006 | B2 |
7085975 | Manning | Aug 2006 | B2 |
7299329 | Choi et al. | Nov 2007 | B2 |
7549033 | Choi et al. | Jun 2009 | B2 |
20010006483 | Ohshima et al. | Jul 2001 | A1 |
20030123319 | Kim | Jul 2003 | A1 |
20050172095 | Choi et al. | Aug 2005 | A1 |
20060265565 | Choi et al. | Nov 2006 | A1 |
Entry |
---|
“400 Mb/s/pin SLDRAM, 4M × 18 SLDRAM, Pipelined, Eight Bank, 2.5V Operation”, SLDRAM Inc., (1998), 1-69. |
“Draft Standard for a High-Speed Memory Interface (SyncLink)”, The Institute of Electrical and Electronics Engineers, Inc, Draft 0.99 IEEE P1596.7-199X, (1996), 1-55. |
“New NEC Memory Technology Increases Performance by 20%”, http://www.nb-pacifica.com/headline/newnecmemorytechnolo—1144.sh, (1997), 1-2. |
“SL-DRAM Protocol and Command Format”, Slide Presentation, MOSAID Technologies, Inc., Joint Electron Device Enigineering Council, Maui, (Dec. 11, 1996), 22 slides. |
“Virtual Channel Memory”, NEC Electronics Inc., (1997), 1-2. |
Gillingham, P, “SLDRAM Architectural and Functional Overview”, The SLDRAM Consortium, (Aug. 1997), 1-14. |
Number | Date | Country | |
---|---|---|---|
20090248970 A1 | Oct 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11495418 | Jul 2006 | US |
Child | 12478270 | US | |
Parent | 10767555 | Jan 2004 | US |
Child | 11495418 | US |