Claims
- 1. A method of forming a via/interconnect structure comprising the steps of:(a) forming a metal stack on a surface of a substrate, said metal stack comprising deposition of at least a first metal layer and a second metal layer; (b) forming a masking layer on said metal stack; (c) patterning said masking layer providing a via mask on said metal stack; (d) etching said metal stack using said via mask to first define vias in said metal stack and thereafter, and at the same time, metal lines, said vias being composed of said second metal layer and said metal lines being composed of said first metal layer; (e) depositing a dielectric layer on the structure provided in step (d); and (f) planarizing the dielectric layer stopping on said vias.
- 2. The method of claim 1 wherein said first and second metal layers are composed of the same or different conductive material, said conductive material having a resistivity of 20 μohm.cm or-less.
- 3. The method of claim 2 wherein said first and second metal layers are composed of a metal selected from the group consisting of Al, Cu, W, Ag, Au and alloys or compounds thereof.
- 4. The method of claim 3 wherein said first metal layer is composed of Al-Cu and said second metal layer is composed of W.
- 5. The method of claim 1 wherein said deposition of said metal layers is conducted using a process selected from the group consisting of chemical vapor deposition (CVD), plasma-assisted CVD, physical vapor deposition, sputtering, electroplating and other like deposition processes.
- 6. The method of claim 1 wherein an optional barrier layer is formed between said substrate and said first metal layer; between said first and second metal layers; on top of said second metal layer; or between said first and second metal layers and on top of said second metal layer.
- 7. The method of claim 6 wherein said optional barrier layer comprises a refractory metal, a refractory metal alloy or another metal which is capable of serving as an etch stop layer.
- 8. The method of claim 7 wherein said optional barrier layer comprises Ti/TiN, Ta, W, Co or alloys and compounds thereof.
- 9. The method of claim 1 wherein said masking layer is composed of a refractory metal, a nitride, an oxide, an oxynitride or any combination thereof.
- 10. The method of claim 9 wherein said masking layer is doped to minimize conductance and/or to enhance etch selectivity of step (d).
- 11. The method of claim 1 wherein step (c) is carried out using lithography and reactive ion etching (RIE) or wet etching.
- 12. The method of claim 1 wherein step (c) is carried out using fluorine or chlorine-based chemistry.
- 13. The method of claim 1 wherein step (d) is carried out by lithography and RIE or wet etching.
- 14. The method of claim 1 wherein step (d) is carried out using fluorine-based chemistry, chlorine-based chemistry, or a combination of fluorine and chlorine-based chemistry.
- 15. The method of claim 1 wherein said dielectric layer contains a void.
- 16. The method of claim 1 wherein said dielectric layer is composed of a nitride or an oxide.
- 17. The method of claim 1 wherein step (f) is carried out by chemical-mechanical polishing (CMP).
- 18. The method of claim 1 wherein steps (a)-(f) are repeated any number of times.
- 19. The method of claim 1 wherein an optional barrier layer is formed on sidewalls of the metal stack, said barrier layer being formed after etching said metal stack.
- 20. A method of forming a via/interconnect structure comprising the steps of:(a) depositing a first metal layer on a surface of a substrate; (b) forming a metal line from said first metal layer by lithography and reactive-ion etching (RIE); (c) depositing a second metal layer on said metal line; (d) forming a via from said second metal layer by lithography and RIE; and (e) forming a dielectric layer surrounding said metal line and said via, said dielectric layer containing a void therein.
DESCRIPTION
This application is a divisional of U.S. application Ser. No. 09/320,612 filed on May 26, 1999.
US Referenced Citations (11)