Claims
- 1. A method for verifying an electrically erasable and programmable read only memory, said memory being divided into a plurality of memory cell blocks each including a plurality of cell units, each unit having a predetermined number of series-connected memory cell transistors, said method comprising the steps of:
- (a) applying a first reference voltage to one of the memory cell transistors and a second reference voltage to each of the remaining memory cell transistors so as to check whether a first threshold voltage of said one of the memory cell transistors is greater than the first reference voltage and the first reference voltage is lower than the second reference voltage;
- (b) selecting a second memory cell transistor after step (a); and
- (c) applying the first reference voltage to said second memory cell transistor next to said one of the memory cell transistors and the second reference voltage to each of the remaining memory cell transistors so as to check whether a second threshold voltage of said second memory cell transistor is greater than the first reference voltage and said first threshold voltage of said one of the memory cell transistors is lower than the second reference voltage.
- 2. A device for verifying an electrically erasable and programmable read only memory, said memory being divided into a plurality of memory cell blocks each including a plurality of cell units, each unit having a predetermined number of series-connected memory cell transistors, said device comprising:
- means for applying a first reference voltage to one of the memory cell transistors and a second reference voltage to each of the remaining memory cell transistors;
- means for checking whether a first threshold voltage of said one of the memory cell transistors is greater than the first reference voltage and the first reference voltage is lower than the second reference voltage;
- means for selecting a second memory cell transistor after checking whether the first threshold voltage of said one of the memory cell transistors is greater than the first reference voltage and the first reference voltage is lower than the second reference voltage;
- means for applying the first reference voltage to said second memory cell transistor next to said one of the memory cell transistors and the second reference voltage to each of the remaining memory cell transistors; and
- means for checking whether a second threshold voltage of said second memory cell transistor is greater than the first reference voltage and said first threshold voltage of said one of the memory cell transistors is lower than the second reference voltage.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-72424 |
Mar 1991 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/851,286, filed on Mar. 12, 1992, now U.S. Pat. No. 5,321,699.
Foreign Referenced Citations (3)
Number |
Date |
Country |
62-188100 |
Aug 1987 |
JPX |
1-46949 |
Oct 1989 |
JPX |
2092145A |
Mar 1980 |
GBX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
851286 |
Mar 1992 |
|