Claims
- 1. An EPROM device comprisesa plurality of active circuit elements; and a stress means to apply electrical stresses to change an active performance characteristic of said active circuit elements and wherein said active circuit elements further comprising bipolar transistors.
- 2. The EPROM device of claim 1 further comprising:a sensing means to sense a change of a current versus voltage variation (Δi/Δv) performance characteristic of said active circuit elements.
- 3. The EPROM device of claim 1 wherein:said active circuit elements are MOS transistors.
- 4. The EPROM device of claim 1 further comprising:dynamic random access memory (DRAM) cells disposed adjacent to said EPROM device.
- 5. The EPROM device of claim 1 wherein:said active circuit elements are diodes.
- 6. The EPROM device of claim 1 wherein:said active circuit elements further comprising transistors and said stress means is provided to cause hot carrier stress to cause a change of a drain-source current response characteristic to a gate-drain voltage of said active circuit elements.
- 7. The EPROM device of claim 1 wherein:said active circuit elements further comprising transistors and said stress means is provided to apply high voltage to cause a change of a drain-source current response characteristic to a gate-drain voltage of said active circuit elements.
- 8. A stress effect programmable read only memory (SEPROM) device comprising:a stress circuit having an electrically-stressed operational characteristic and a reference electric circuit having a reference operational characteristic; and a sense circuit for sensing a difference between said stress operational characteristic and said reference operational characteristic for detecting a data stored in said SEPROM.
- 9. The SEPROM of claim 8 wherein:said stress circuit comprising an array of electrically-stressed transistors and said reference circuit comprising an array of reference transistors.
- 10. The SEPROM of claim 8 wherein:said stress circuit comprising an array of electrically-stressed diodes and said reference circuit comprising an array of reference diodes.
- 11. The SEPROM of claim 8 wherein:said stress circuit comprising an array of electrically-stressed bipolar transistors and said reference circuit comprising an array of reference bipolar transistors.
Parent Case Info
This Application is a Divisional Application of a patent application Ser. No. 09/480,915 filed by the Applicant of this invention on Jan. 11, 2000, now U.S. Pat. No. 6,377,484.
US Referenced Citations (6)