1. Field of the Invention
The present invention generally relates to a package structure, and more specifically to an enhanced chip board package provided with the enhanced in the non-effective region of the chip board.
2. The Prior Arts
Referring to
The second circuit layer 30 is formed on the upper surface of the uppermost circuit board 20, and includes a plurality of second circuit patterns 31 and a plurality of second connection pads 33. The second connection pads 33 are connected to the corresponding connection plugs 29 so as to be electrically connected to the lower first circuit layer 23. The chip board 10 further includes a first solder mask 41 and a second solder mask 43. The first solder mask 41 is provided on the lower surface of the chip board 10 and covers the first circuit patterns 25 and part of the first connection pads 27. The second solder mask 43 is provided on the upper surface of the chip board 10 and covers the second circuit patterns 31 and part of the second connection pads 33. Each of the chip pins 75 of the chip 70 is soldered to the corresponding second connection pad 33 through the solder 65.
With the requirement of compact products, the chip package structure 100 becomes much thinner. Usually, the thickness of the chip package structure 100 is less than 300 μm. However, as the mechanical properties change, such as weaker stiffness, it is possible to cause the chip package structure 100 to warp. As a result, the reliability of the whole body is obviously deteriorated because the location of the soldering part is easily shifted and the circuit detached. Therefore, it needs an enhanced chip board package structure to improve the reliability, thereby overcoming the drawbacks in the prior arts.
The primary object of the present invention is to provide an enhanced chip board package structure. The enhanced chip board package structure of the present invention generally includes a chip board and a plurality of enhanced structures. The enhanced structures are formed in the blind openings of the non-effective region of the chip board, and each enhanced structure has an opening. Without increasing the total thickness, the chip board is reinforced by the enhanced structure so as to solve the problem of weak mechanical strength and easy warping. Additionally, the opening is selectively filled with the filler.
Meanwhile, with the enhanced structures overcoming the issue of easy warping, the three-dimensional stability is greatly increased. The filler is selectively filled such that the mechanical strength is further reinforced and the thermally conductive effect is greatly improved.
The present invention can be understood in more detail by reading the subsequent detailed description in conjunction with the examples and references made to the accompanying drawings, wherein:
The present invention may be embodied in various forms and the details of the preferred embodiments of the present invention will be described in the subsequent content with reference to the accompanying drawings. The drawings (not to scale) show and depict only the preferred embodiments of the invention and shall not be considered as limitations to the scope of the present invention. Modifications of the shape of the present invention shall too be considered to be within the spirit of the present invention.
The second circuit layer 30 is formed on the upper surface of the uppermost circuit board layer 20 and includes a plurality of second circuit patterns 31 and a plurality of second connection pads 33. The second connection pads 33 are connected to the corresponding connection plugs 29 so as to be electrically connected to the lower first circuit layer 23. Furthermore, the chip board 10 may include a first solder mask 41 and a second solder mask 43. The first solder mask 41 is provided on the lower surface of the chip board 10 and covers the first circuit patterns 25 and part of the first connection pads 27. The second solder mask 43 is provided on the upper surface of the chip board 10 and covers the second circuit patterns 31 and part of the second connection pads 33. The chip board has a thickness less than 300 μm.
The enhanced structures 50 are formed in the non-effective region of the chip board 10, such as the outer rim of the chip board 10 and/or the region connected to the chip 70. More specifically, the enhanced structures 50 fill up the blind holes of the non-effective region of the chip board 10. The blind holes are formed in at least one circuit board layer 20, or at least two circuit board layers 20. Each enhanced structures 50 has an opening 55. Additionally, the opening 55 of the enhanced structure 50 is selectively filled with the filler 60 to increase the thermally conductive effect or reinforce its mechanical strength. The filler 60 is preferably selected from a group consisting of at least one of copper, silver, gold, palladium, nickel, aluminum and graphite. Each chip pin 75 of the chip 70 is soldered to the corresponding second connection pad 33 through a solder 65.
One key feature of the present invention is that the enhanced structures formed in the blind holes of the non-effective region of the chip board are used to improve the problem of weak mechanical strength and to prevent warping, without increasing the total thickness. Meanwhile, the enhanced structures are hollow and can be further filled with the filler so as to the effect of thermal conduction and dissipation.
Although the present invention has been described with reference to the preferred embodiments, it will be understood that the invention is not limited to the details described thereof. Various substitutions and modifications have been suggested in the foregoing description, and others will occur to those of ordinary skill in the art. Therefore, all such substitutions and modifications are intended to be embraced within the scope of the invention as defined in the appended claims.