The present disclosure relates to a sensor for utilization within oil or gas exploration, and particularly, to an oscillator circuit utilized as a temperature compensated sleep mode timer within such a sensor.
For energy-constrained systems like wireless sensor nodes, ultra-low power clock generation is important. Such sensor nodes may operate in an active mode and a sleep mode. In sleep mode, a timer is required to know when to wake up the system. This timer should consume ultra-low power. Additionally, many industrial applications require the wireless sensor nodes to function reliably over varying temperatures. Meeting such a temperature stability with a limited power budget is therefore important for building wireless sensor nodes.
This section provides background information related to the present disclosure, which is not necessarily prior art.
The drawings described herein are for illustrative purposes only of selected embodiments and not all possible implementations, and are not intended to limit the scope of the present disclosure.
Corresponding reference numerals may indicate corresponding parts throughout the several views of the drawings.
Exemplary embodiments will now be described more fully with reference to the accompanying drawings.
In operation, the timer circuit 200 outputs two voltages with opposite polarities at nodes VO2 and VI2. When nodes VO1 and VI1 are high, and nodes VO2 and VI2 are low, transistors I1, I4, I5, and I8 are turned off, and the remainder of the transistors I2, I3, I6, and I7 are turned on. The subthreshold leakages of transistors I1 and I5 are competing with each other, and because transistor I5 has a larger drain-to-source voltage VDS, a current flowing out of node VI1 is higher than a current flowing into node VI1. Node VI1 will eventually become low. At the same time, transistors I4 and I8 are competing with each other, and a current flowing into voltage VI2 is larger than a current flowing out of node VI2, because the voltage VDS of transistor I4 is larger than the voltage VDS of transistor 18. Node VI2 will eventually become high. The same procedure repeats with the opposite polarities every half clock cycle within the timer circuit 200. Thus, the polarity of output voltages oscillates periodically based on the leakage current of the transistors, such that its frequency and power can be very low. While reference has been made to a particular topology for the timer circuit 200, other types of timer circuits which operate on a basis of subthreshold leakage current are also contemplated by this disclosure.
To adjust a frequency at which the polarities of the output voltages oscillate, two tuning transistors I9, I10 (e.g., NMOS devices) are added to the timer circuit 200. One of the two tuning transistors is coupled to an output of one of the inverters (e.g., node VI1) and the other of the two tuning transistors is coupled to the output of the other inverter in the pair of inverters (e.g., node VI2). Specifically, each tuning transistor is coupled between an output of the inverter and the low side of the inverter. The tuning transistors operate to create a larger current path which in turn increases current flowing out of nodes VI1 and VI2 during the operation, making the transition of states faster.
The bias voltage VB for each tuning transistor I19, I10 is supplied by a CTAT voltage generator 300 (e.g., seen in
The bias voltage VB of the CTAT generator 300 biases the gate of the tuning transistors I9, I10 in each timer stage 200 of the oscillator circuit 100.
During operation, the bias voltage VB decreases linearly as temperature increases. The top NMOS transistor 310 provides supply voltage regulation. The PMOS transistor 320 is a nominal Vth device, and the other PMOS transistors 330, 340, 350 are high Vth devices. This combination of different types of devices provides a higher temperature coefficient, which is needed for temperature compensation of oscillator frequency. It is also noted that the CTAT generator 300 does not employ a resistor. While reference has been made to a particular CTAT generator circuit, other arrangements for the CTAT generator 300 also fall within the scope of this disclosure.
The sleep mode timer 405 determines when the sensor 400 operates in an active mode or a sleep mode. In an example embodiment, the sleep mode timer 405 is configured to wake up the processor 402 and associated circuitry (i.e., trigger an active mode of operation from a low power mode of operation). In the active mode, the sensor device 401 operates to detect and/or measure an amount of some sort of physical parameter associated with the environment in which the sensor 400 has been deployed (e.g., a temperature measurement). After some fixed period of time, the sensor returns to a sleep mode.
In the example embodiment, the sleep mode timer 405 employs the oscillator circuit 100 for the wake up function. The oscillator circuit 100 generates a clock signal. When the clock signal reaches a preset value, a signal output by the sleep mode timer 405 to the processor 402 goes high (or low) and thereby enables the processor 402. The frequency at which this trigger occurs should not change much over variations in the temperature of the environment in which the sensor 400 is deployed to maintain a consistent wake-up period. Embodiments of the oscillator circuit 100 reduces the temperature variation by 1.4 times over the temperature range while maintaining power consumption as compared to existing timers. It is readily appreciated that the oscillator circuit 100 may be implemented in other types of sensors as well as other types of low power applications.
Referring to
The foregoing description of the embodiments has been provided for purposes of illustration and description. It is not intended to be exhaustive or to limit the disclosure. Individual elements or features of a particular embodiment are generally not limited to that particular embodiment, but, where applicable, are interchangeable and can be used in a selected embodiment, even if not specifically shown or described. The same may also be varied in many ways. Such variations are not to be regarded as a departure from the disclosure, and all such modifications are intended to be included within the scope of the disclosure.
As used herein, the term “and/or” when used in the context of a listing of entities, refers to the entities being present singly or in combination. Thus, for example, the phrase “A, B, C, and/or D” includes A, B, C, and D individually, but also includes any and all combinations and subcombinations of A, B, C, and D.
This application claims the benefit of U.S. Provisional Application No. 62/247,783, filed on Oct. 29, 2015. The entire disclosure of the above application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
20080106954 | Sinha | May 2008 | A1 |
20180174640 | Gupta | Jun 2018 | A1 |
Entry |
---|
M. Choi et al “A 23 pW, 780ppm/°C Resistor-less Current Reference Using Subthreshold MOSFETS” IEEE 40th European Solid State Circuits Conference (2014). |
G. Chen et al “Millimeter-Scale Nearly Perpetual Sensor System With Stacked kBattery and Solar Cells”, IEEE International Solid-State Circuits Conference (2010). |
Number | Date | Country | |
---|---|---|---|
20170122815 A1 | May 2017 | US |
Number | Date | Country | |
---|---|---|---|
62247783 | Oct 2015 | US |