1. Technical Field
The claimed invention relates generally to semiconductor products and more specifically to the selective etching of high aspect ratio openings using a single mask layer.
2. Description of Related Art
In the manufacture of semiconductor devices, individual components must be interconnected to perform functions. Generally, this is accomplished by the introduction of conductive materials into openings in the silicon substrate between the individual components.
A common process by which such interconnections are made is the damascene technique, whereby openings are selectively etched into a dielectric layer covering the individual components. Generally, a photoresist material is layered onto the dielectric layer and a pattern of openings outlined in the photoresist layer using lithographic techniques. An anisotropic etch is then used to form the openings in the dielectric layer. The photoresist material is then removed. Where openings are to connect individual components on more than one level, it is necessary to selectively cover some openings with an etch-resistant mask layer, etch the dielectric layer, and remove the mask layer. Generally, such a process requires the use of more than one mask layer with varying resistances to the anisotripic etch processes. Finally, the openings are filled with a conductive material, completing the connections between the individual components.
As the size of semiconductor devices has decreased, the width of the openings connecting them has necessarily decreased. As a result, it has become more difficult to fill high aspect ratio openings with the conductive material. There have been several inventions directed toward solving this problem. See, e.g., U.S. Pat. No. 6,710,447 to Nogami.
What has not been previously described, however, is the utilization of the high aspect ratio problem in selectively etching openings of varying depths in a dielectric layer, thereby eliminating the need for multiple mask layers.
A semiconductor device with openings of differing depths in a substrate or layer is described, as are related methods for its manufacture. Through selective deposition of a single mask layer, whereby low aspect ratio openings are substantially coated while high aspect ratio openings are at most partially coated, subsequent etching of the layer is restricted to uncoated portions of the high aspect ratio openings. The result is a layer with openings of more than one depth using a single mask layer. In a second embodiment, the selective deposition of a single mask layer is utilized to etch a layer while protecting underlying structures from etching. In a third embodiment, the selective deposition of a single mask layer is utilized to etch an opening into a layer wherein the opening has a sub-lithographic diameter, i.e., the diameter of the opening is smaller than can be achieved with the particular lithographic technique employed.
A first aspect of the invention is directed toward a semiconductor device comprising a substrate, a device over the substrate, a dielectric layer over the substrate and the device, the dielectric layer including at least one high aspect ratio opening and at least one low aspect ratio opening, a rim within the high aspect ratio opening, the rim being at the depth of the low aspect ratio opening, a diameter of the high aspect ratio opening being smaller below the rim than above the rim, and a coating material over the openings into the dielectric layer.
A second aspect of the invention is directed toward a method of manufacturing a semiconductor device with openings of differing depths in a dielectric layer. The method comprises the steps of depositing a dielectric layer onto a layer having a plurality of devices; forming a plurality of openings into the dielectric layer, the plurality including at least one high aspect ratio opening and at least one low aspect ratio opening; depositing an etch-resistant mask layer onto the dielectric layer such that the etch-resistant mask layer substantially coats at least one low aspect ratio opening and at most partially coats at least one high aspect ratio opening; etching only the high aspect ratio opening; depositing a coating material into the plurality of openings.
A third aspect of the invention is directed toward a method of protecting underlying structures during the manufacture of a semiconductor device. The method comprises the steps of depositing an interlevel dielectric layer onto an encapsulating dielectric layer having a plurality of structures and residing atop a substrate, where the interlevel dielectric includes a material different from the material of the encapsulating dielectric; forming at least one high aspect ratio opening by removing the interlevel dielectric layer from between the plurality of structures without removing the encapsulating dielectric layer; depositing an etch-resistant mask layer onto the interlevel dielectric layer and exposed portions of the encapsulating dielectric layer such that the etch-resistant mask layer at most partially coats the high aspect ratio opening and substantially coats the remaining surfaces of the interlevel dielectric layer and the encapsulating dielectric layer; etching the encapsulating dielectric layer such that the high aspect ratio opening is etched through to the substrate; depositing a coating material into the high aspect ratio opening such that a connection is made to the substrate.
The above and additional advantages of the present invention will become apparent to those skilled in the art from the following detailed description and accompanying drawings.
The embodiments of this invention will be described in detail, with reference to the following figures, wherein:
In general, the device and methods of the claimed invention employ terminologies common to the manufacture of semiconductor devices. For example, an opening, as used in the following description and claims, may be a channel, via, hole, socket, valley, furrow, trough, duct, trench, or any other similar structure.
Referring to
Referring to
Referring to
Referring to
Referring to
In accordance with a second embodiment of the invention, dielectric layers may be selectively etched while protecting underlying structures. Referring to
Underlying structures 130 may include channels containing conductive materials, such as silicon, tungsten, silicides, titanium nitride, copper, aluminum, etc. Interlevel dielectric layer 110 and encapsulating dielectric layer 120 may be of types common to the manufacture of semiconductor devices, but must be used in combinations such that interlevel dielectric layer 110 is capable of being etched by an etching recipe which is incapable or only slightly capable of etching encapsulating dielectric layer 120.
Referring to
Referring to
The junction between a high aspect ratio opening 160 and a second level high aspect ratio opening 180 is distinguished by a rim 182, residing at the initial depth of high aspect ratio opening 160 and resulting from the incomplete etching of the bottom 164 of high aspect ratio opening 160. In the situation where high aspect ratio opening 160 and second level high aspect ratio opening 180 are in the form of a channel, the resulting rims 182 are distinct members residing on each side of the channel. In the situation where high aspect ratio opening 160 and second level high aspect ratio opening 180 are in the form of a via, the resulting rim 182 is a single circumferential member residing between high aspect ratio opening 160 and second level high aspect ratio opening 180. The etch recipe used can be of any anisotropic type common to the manufacture of semiconductor devices, such as, e.g., RIE, etc.
Referring to
Referring to
In a preferred embodiment of the claimed invention, it is possible to produce an opening into a dielectric layer wherein the opening has a sub-lithographic diameter. That is, the diameter of the opening is smaller than the smallest diameter opening achievable using current lithographic techniques. For example, the smallest diameter opening currently achievable with ArF 193 nm lithography is about 80 nm for an isolated feature (subject to variability, of course, depending upon the pattern density and shape complexity).
Referring to
Referring to
Referring to
Referring to
While this invention has been described in conjunction with the specific embodiments outlined above, it is evident that many alternatives, modifications, and variations will be apparent to those skilled in the art. Accordingly, the embodiments of the invention as set forth above are intended to be illustrative, not limiting. Various changes may be made without departing from the spirit and scope of the invention as defined in the following claims.
Number | Name | Date | Kind |
---|---|---|---|
5422309 | Zettler et al. | Jun 1995 | A |
5562801 | Nulty | Oct 1996 | A |
5865938 | Peeters et al. | Feb 1999 | A |
6008540 | Lu et al. | Dec 1999 | A |
6025276 | Donohoe et al. | Feb 2000 | A |
6100177 | Noguchi | Aug 2000 | A |
6110648 | Jang | Aug 2000 | A |
6124216 | Ko et al. | Sep 2000 | A |
6124421 | Lau et al. | Sep 2000 | A |
6180489 | Yang et al. | Jan 2001 | B1 |
6211035 | Moise et al. | Apr 2001 | B1 |
6214423 | Lee et al. | Apr 2001 | B1 |
6221780 | Greco et al. | Apr 2001 | B1 |
6251791 | Tsai et al. | Jun 2001 | B1 |
6255211 | Olsen et al. | Jul 2001 | B1 |
6265303 | Lu et al. | Jul 2001 | B1 |
6303447 | Chhagan et al. | Oct 2001 | B1 |
6303733 | Lau et al. | Oct 2001 | B1 |
6339002 | Chan et al. | Jan 2002 | B1 |
6348374 | Athavale et al. | Feb 2002 | B1 |
6351039 | Jin et al. | Feb 2002 | B1 |
6361837 | Pangrie et al. | Mar 2002 | B2 |
6387765 | Chhagan et al. | May 2002 | B2 |
6406963 | Woerlee et al. | Jun 2002 | B2 |
6426558 | Chapple-Sokol et al. | Jul 2002 | B1 |
6430028 | Kar-Roy et al. | Aug 2002 | B1 |
6444542 | Moise et al. | Sep 2002 | B2 |
6472312 | Bao et al. | Oct 2002 | B2 |
6541349 | Arthanari et al. | Apr 2003 | B2 |
6566276 | Maloney et al. | May 2003 | B2 |
6617224 | Yu et al. | Sep 2003 | B2 |
6667223 | Seitz | Dec 2003 | B2 |
6709978 | Geusic et al. | Mar 2004 | B2 |
6710447 | Nogami | Mar 2004 | B1 |