Claims
- 1. A method for forming an FET gate electrode connection between a first level polycrystalline silicon gate and a second level metal layer separated by an insulating layer, comprising the steps of:
- forming a silicon nitride layer on top of said polycrystalline silicon gate, to serve as an etch stop;
- forming said insulating layer on top of said silicon nitride layer;
- etching a via hole through said insulating layer above said gate with a reactive plasma, which stops at the surface of said silicon nitride layer;
- dip etching said silicon nitride layer exposed through said via hole, to expose said polycrystalline silicon gate;
- depositing a layer of metal over said insulating layer and in said via hole to contact said polycrystalline silicon gate, as said second level of metal.
- 2. The method of claim 1, wherein said first level of polycrystalline silicon and said second layer of metal are separated by a composite of layers comprising said insulating layer over said polycrystalline silicon gate, a second polycrystalline silcon layer, a second insulating layer, a first metal layer, and a third insulating layer.
Parent Case Info
This is a continuation-in-part application Ser. No. 945,746, filed Sept. 25, 1978, now abandoned, which was a division of application Ser. No. 809,877 filed June 24, 1977, now U.S. Pat. No. 4,140,967.
US Referenced Citations (2)
Divisions (1)
|
Number |
Date |
Country |
Parent |
809877 |
Jun 1977 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
945746 |
Sep 1978 |
|