1. Field of the Invention
The present invention relates generally to the field of chip packaging, and more particularly to fan-out wafer level packaging.
2. Description of the Prior Art
Redistributing the bond pads of integrated circuits (“ICs”) in chip packages is becoming increasingly common. In general, the redistribution process converts peripheral wire bond pads on an IC to an area array of solder bumps via a redistribution layer.
The resulting fan-out wafer level packaging may have a larger solder bump bonding area and may be more easily integrated into electronic devices and larger chip packages.
It is known that the backside of the IC is typically covered with a relatively thick layer of the molding compound. The thick layer of the molding compound results in increased warping of the packaging due to coefficient of thermal expansion (CTE) mismatch, and the thickness of the packaging.
Warpage issue is serious especially in a large sized wafer, and has raised an obstacle to a wafer level semiconductor packaging process. Therefore, there remains a need in the art for an improved method of manufacturing fan-out wafer level packages.
The present invention is directed to provide an improved semiconductor package that is capable of alleviating or eliminating warpage of a wafer or a package, thereby improving reliability of the semiconductor package.
According to one aspect of the invention, a semiconductor package includes a semiconductor die having an active face. At least one pad is disposed on the active face of the semiconductor die. A molding compound seals the semiconductor die except for the active face. The molding compound has a top surface that is flush with the active face of the semiconductor die. A redistribution layer is formed directly on the top surface of the molding compound and on the active face of the semiconductor die. A warpage-control notch is cut into the molding compound. The warpage-control notch is in close proximity to the semiconductor die.
According to one embodiment of the invention, the redistribution layer redistributes the pad to a fan-out contact pad that is situated beyond an edge of the semiconductor die. The redistribution layer comprises at least one dielectric layer. The dielectric layer fills into the warpage-control notch.
According to another embodiment of the invention, the warpage-control notch is cut into a bottom surface of the molding compound that is opposite to the top surface of the molding compound. The warpage-control notch does not expose the semiconductor die.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The accompanying drawings are included to provide a further understanding of the embodiments, and are incorporated in and constitute apart of this specification. The drawings illustrate some of the embodiments and, together with the description, serve to explain their principles. In the drawings:
In the following detailed description of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments maybe utilized and structural changes may be made without departing from the scope of the present invention.
The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
One or more implementations of the present invention will now be described with reference to the attached drawings, wherein like reference numerals are used to refer to like elements throughout, and wherein the illustrated structures are not necessarily drawn to scale. The terms “die”, “semiconductor chip”, and “semiconductor die” are used interchangeable throughout the specification.
As shown in
As shown in
As shown in
Subsequently, a pre-cutting process is carried out to form a plurality of warpage-control notches 112 in the top surface 12 of the molding compound 110, as shown in
The warpage-control notches 112 are able to release the stress that arises due to CTE mismatch so as to alleviate or eliminate warpage of a wafer or a package, thereby improving reliability of the fan-out wafer level package.
According to the illustrated embodiment, the warpage-control notches 112 are formed only within the kerf regions or scribe line regions and are formed only on the top surface 12 of the molding compound 110. It is to be understood that the warpage-control notches 112 may be continuous or discontinuous along their cutting paths.
As shown in
As shown in
According to another embodiment, another pre-cutting process may be carried out to form a plurality of warpage-control notches 114 in the bottom surface 13 of the molding compound 110, as shown in
It is to be understood that in still another embodiment only the bottom surface 13 of the molding compound 110 is subjected to the pre-cutting process to form the warpage-control notches 114 in the bottom surface 13 of the molding compound 110, as shown in FIG.
4C.
As shown in
A conductive layer is then deposited and patterned to form electrical traces 122. A second dielectric layer 124 is then deposited and patterned, and another conductive layer is deposited and patterned to form redistributed contact pads 128. Thereafter, solder bumps 130 are formed on the contact pads 128. The molding compound 110 is cut along the scribe line regions as alluded to before, thereby producing individual fan-out wafer level packages 100.
It is to be understood that the present invention may be applicable to a so-called RDL-first process.
As shown in
Subsequently, as shown in
As shown in
Likewise, the warpage-control notches 214 may have a depth that is smaller than the thickness of the molding compound 110. It is noteworthy that the warpage-control notches 214 may be formed in an area that is directly above each of the dies 10 as long as the dies 10 are not exposed. Although not specifically indicated, it is to be understood that the warpage-control notches 214 maybe continuous or discontinuous along the cutting path.
The warpage-control notches 214 are able to release the stress that arises due to CTE mismatch so as to alleviate or eliminate warpage of a wafer or a package, thereby improving reliability of the fan-out wafer level package.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.