Claims
- 1. A method of forming an FeRAM integrated circuit, comprising:
forming a transistor in a semiconductor substrate; forming an interlayer dielectric layer over the transistor; forming a conductive contact in the dielectric layer down to a portion of the transistor; forming a bottom electrode diffusion barrier layer over the interlayer dielectric layer; forming a bottom electrode layer, a ferroelectric dielectric layer, a top electrode layer, and a hard mask over the bottom electrode diffusion barrier layer; patterning the hard mask layer; selectively etching the top electrode layer, the ferroelectric dielectric layer, and the bottom electrode layer using the hard mask to define a capacitor stack, and exposing a portion of the bottom electrode diffusion barrier layer not covered by the capacitor stack; forming a sidewall diffusion barrier layer over the capacitor stack and sidewalls associated therewith, and over the exposed portion of the bottom electrode diffusion barrier layer; etching the sidewall diffusion barrier layer, thereby removing substantially all of the sidewall diffusion barrier layer over the capacitor stack and the exposed portion of the bottom electrode diffusion barrier layer while leaving at least a portion of the sidewall diffusion barrier layer over the sidewalls of the capacitor stack; and etching the exposed portion of the bottom electrode diffusion barrier layer.
- 2. The method of claim 1, wherein the sidewall diffusion barrier layer comprises aluminum oxide.
- 3. The method of claim 2, wherein the hard mask layer and the bottom electrode diffusion barrier layer comprise a nitride, and wherein etching the sidewall diffusion barrier layer comprises etching with BCl3.
- 4. The method of claim 3, wherein the boron in the BCl3 reacts with oxygen in the aluminum oxide to break a bond between aluminum and oxygen therein, and wherein the chlorine in the BCl3 reacts with aluminum to etch sidewall diffusion barrier layer.
- 5. The method of claim 4, wherein the boron in the BCl3 reacts with nitrogen in the nitrides to form boron nitride to substantially slow an etch rate once the aluminum oxide is substantially removed, wherein the BCl3 etch is substantially selective with respect to the underlying nitrides, thereby allowing a substantial overetch of the aluminum oxide sidewall diffusion barrier layer.
- 6. The method of claim 4, further comprising adding argon to the BCl3 etch.
- 7. The method of claim 6, wherein etching the sidewall diffusion barrier layer comprises etching with BCl3+Ar in a high density plasma etch tool at about room temperature with about 50% Ar, at about 10 mTorr, 750 W remote plasma power and about 150 W RF power on chuck.
- 8. The method of claim 7, further comprising etching the bottom electrode diffusion barrier layer with Cl2+Ar, wherein the Cl2+Ar etches the bottom electrode diffusion barrier layer and is substantially selective with respect to the aluminum oxide on the sidewalls of the capacitor stack.
- 9. The method of claim 8, wherein etching the bottom electrode diffusion barrier layer comprises etching the layer with Cl2+Ar in a high density plasma etch tool at about room temperature with about 50% Ar at about 10 mtorr, 1000 W remote plasma power and about 100 W RF power at the chuck.
- 10. The method of claim 9, wherein the etching of the sidewall diffusion barrier layer and the bottom electrode diffusion barrier layer are performed in the same high density plasma etch tool process chamber.
- 11. The method of claim 1, wherein an etch of the sidewall diffusion barrier layer is substantially selective with respect to the bottom electrode diffusion barrier layer.
- 12. The method of claim 1, wherein the etch of the sidewall diffusion barrier layer is substantially selective with respect to the hard mask layer.
- 13. The method of claim 1, wherein forming the sidewall diffusion barrier layer comprises forming an aluminum oxide film over the capacitor stack and the exposed portion of the bottom electrode diffusion barrier layer using chemical vapor deposition, wherein the aluminum oxide film covers a sidewall portion of the capacitor stack.
- 14. A method of forming an FeRAM capacitor, comprising:
forming a bottom electrode diffusion barrier layer over a substrate; forming a bottom electrode layer, a ferroelectric dielectric layer, a top electrode layer, and a hard mask layer over the diffusion barrier layer; patterning the hard mask layer; selectively etching the top electrode layer, the ferroelectric dielectric layer, and the bottom electrode layer using the patterned hard mask to define a capacitor stack having sidewalls associated therewith, and exposing a portion of the bottom electrode diffusion barrier layer not covered by the capacitor stack; forming a sidewall diffusion barrier layer over the capacitor stack and covering the sidewalls associated therewith, and over the exposed portion of the bottom electrode diffusion barrier layer; etching the sidewall diffusion barrier layer on the top of the capacitor stack and over the exposed portion of the bottom electrode diffusion barrier layer; and etching the exposed portion of the diffusion barrier layer.
- 15. The method of claim 14, further comprising etching at least a portion of the patterned hard mask over the capacitor stack concurrently with the etching of the exposed portion of the bottom electrode diffusion barrier layer.
- 16. The method of claim 14, wherein the sidewall diffusion barrier layer comprises aluminum oxide.
- 17. The method of claim 16, wherein the aluminum oxide sidewall diffusion barrier layer is formed using chemical vapor deposition, thereby providing good step coverage of the sidewalls of the capacitor stack.
- 18. The method of claim 16, wherein the bottom electrode diffusion barrier layer and the hard mask layer comprise nitrides, and wherein etching the sidewall diffusion barrier layer comprises etching with BCl3, wherein boron in the BCl3 reacts with the oxygen in the aluminum oxide to break bonds between the aluminum and the oxygen, and wherein chlorine in the BCl3 reacts with the aluminum to etch the sidewall diffusion barrier layer.
- 19. The method of claim 18, wherein etching the sidewall diffusion barrier layer comprises etching with BCl3+Ar, wherein argon in the BCl3+Ar provides a generally smoother surface on a top portion of the exposed bottom electrode diffusion barrier layer after removal of the sidewall diffusion barrier layer than would otherwise exist by etching the sidewall diffusion barrier layer solely with BCl3.
- 20. The method of claim 18, wherein the BCl3 etch is substantially selective with respect to the underlying nitrides, wherein an etch rate substantially reduces after the aluminum oxide is removed, thereby allowing a substantial overetch of the sidewall diffusion barrier layer.
- 21. The method of claim 14, wherein the sidewall diffusion barrier layer comprises aluminum oxide, and wherein etching the sidewall diffusion barrier layer comprises etching the aluminum oxide with BCl3+Ar in a high density plasma etch tool at about 60° C. with about 50% Ar, at about 10 mTorr, 750 W remote plasma power and about 150 W RF power on chuck.
- 22. The method of claim 21, wherein the bottom electrode diffusion barrier layer comprises TiAlN or TiAlON, and wherein etching the bottom electrode diffusion barrier layer comprises etching with Cl2+Ar, wherein the Cl2+Ar etches the bottom electrode diffusion barrier layer and is substantially selective with respect to the aluminum oxide remaining on the sidewalls of the capacitor stack.
- 23. The method of claim 22, wherein etching the bottom electrode diffusion barrier layer comprises etching the layer with Cl2+Ar in a high density plasma etch tool at about 60° C. with about 50% Ar at about 10 mTorr, 1000 W remote plasma power and about 100 W RF power at the chuck.
- 24. The method of claim 23, wherein the etching of the sidewall diffusion barrier layer and the bottom electrode diffusion barrier layer are performed in the same high density plasma etch tool process chamber.
- 25. A method of forming an FeRAM capacitor, comprising:
forming a bottom electrode diffusion barrier layer comprising TiAlN or TiAlON over a substrate; forming a bottom electrode layer, a ferroelectric dielectric layer, a top electrode layer, and a hard mask layer comprising TiAlN or TiAlON over the diffusion barrier layer; patterning the hard mask layer; selectively etching the top electrode layer, the ferroelectric dielectric layer, and the bottom electrode layer using the patterned hard mask to define a capacitor stack having sidewalls associated therewith, and exposing a portion of the bottom electrode diffusion barrier layer not covered by the capacitor stack; forming a sidewall diffusion barrier layer comprising aluminum oxide over the capacitor stack and covering the sidewalls associated therewith, and over the exposed portion of the bottom electrode diffusion barrier layer; etching the sidewall diffusion barrier layer on the top of the capacitor stack and over the exposed portion of the bottom electrode diffusion barrier layer using a BCl3 etch; and etching the exposed portion of the diffusion barrier layer using a Cl2 etch.
RELATED APPLICATION
[0001] This application claims priority to Serial No. 60/345,819 filed Dec. 31, 2001, which is entitled “FeRam Sidewall Diffusion Barrier Etch”.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60345819 |
Dec 2001 |
US |