Claims
- 1. A non-volatile memory storage method comprising:
providing an array of field effect transistors (FETs), wherein each FET in the array has a gate, drain, source, and substrate terminals, a first ferroelectric region between the gate and the source, and a second ferroelectric region between the gate and the drain, wherein the array is arranged in rows and columns, the gates of the FETs in a same row being coupled to a word line, the sources of FETs in a same column being coupled to a source bit line, and the drains of FETs in a same column being coupled to a drain bit line; applying a voltage greater than the coercive voltage across a selected word line and a source bit line and the selected word line and the drain bit line of the same FET to polarize first and second ferroelectric regions associated with that FET to a first state while leaving the polarization of all other ferroelectric materials in the array unchanged; applying a voltage greater that the coercive voltage across the selected word line and the source bit line in the opposite direction to polarize said first ferroelectric region of the selected FET to a second state while leaving the polarization of all other ferroelectric materials in the array unchanged; applying a voltage less that the coercive voltage across the selected word line and the source bit line in the opposite direction to not polarize said first ferroelectric region of the selected FET while leaving the polarization of all other ferroelectric materials in the array unchanged; applying a voltage greater that the coercive voltage across the selected word line and the drain bit line in the opposite direction to polarize said first ferroelectric region of the selected FET to a second state while leaving the polarization of all other ferroelectric materials in the array unchanged; and applying a voltage less that the coercive voltage across the selected word line and the drain bit line in the opposite direction to not polarize said first ferroelectric region of the selected FET while leaving the polarization of all other ferroelectric materials in the array unchanged.
- 2. A non-volatile memory storage method comprising:
providing an array of field effect transistors (FETs), wherein each FET in the array has a gate, drain, source, and substrate terminals, a first ferroelectric gate region, and a second ferroelectric gate region, wherein the array is arranged in rows and columns, the gates of the FETs in a same row being coupled to a word line, the sources of FETs in a same column being coupled to a source bit line, and the drains of FETs in a same column being coupled to a drain bit line; applying a predetermined voltage greater than the coercive voltage across a selected word line and a source bit line of the FET; and applying the same predetermined voltage across the selected word line and a drain bit line of the FET to polarize first and second ferroelectric gate regions associated with the FET to a first state while leaving the polarization of all other ferroelectric materials in the array unchanged and without drawing current between the source bit line and the drain bit line.
- 3. The storage method of claim 2 further comprising the step of polarizing the first or second ferroelectric gate region to a second state.
- 4. A non-volatile memory storage method comprising:
providing a field effect transistor having a gate, drain, source, a first ferroelectric gate region, and a second ferroelectric gate region; applying a predetermined voltage greater than the coercive voltage across the gate and source of the FET; and applying the same predetermined voltage across the gate and drain of the FET to polarize the first and second ferroelectric gate regions to a first state without drawing current between the source and the drain.
- 5. The storage method of claim 4 further comprising the step of polarizing the first or second ferroelectric gate region to a second state.
- 6. A non-volatile memory comprising a field effect transistor having a gate, drain, source, a first ferroelectric gate region, and a second ferroelectric gate region wherein the first and second ferroelectric gate regions are selectively polarized to first and second states without drawing a current between the source and the drain.
- 7. The memory of claim 6 further comprising at least one buffer dielectric layer between the ferroelectric gate regions and a channel and/or between the ferroelectric gate regions and the gate.
- 8. The memory of claim 7 wherein the buffer dielectric layer comprises a material selected from the group consisting of silicon nitride, silicon dioxide, and thermally grown silicon dioxide.
- 9. The memory of claim 7 wherein the buffer dielectric layer comprises two or more dielectric sub-layers.
- 10. The memory of claim 7 wherein the buffer dielectric layer is formed utilizing MOCVD or ALD.
- 11. The memory of claim 7 wherein the buffer dielectric layer comprises a material having a dielectric constant of 10 and greater.
- 12. The memory of claim 6 wherein the gate comprises a conductive electrode layer.
- 13. The memory of claim 12 wherein the conductive electrode layer comprises a polysilicon-containing material.
- 14. The memory of claim 6 wherein the ferroelectric gate regions comprise a material having the general formula AxMnyOz where x, y, and z vary from 0.1 to 10 and A is a rare earth material selected from a group consisting of Ce, Pr, Nd, Pm, Sm, Eu, GD, Tb, Dy, Ho, Er, Tm, Yb, Lu, Y and Sc.
- 15. The memory of claim 6 wherein the ferroelectric gate regions comprise a low-dielectric ferroelectric material.
- 16. The memory of claim 6 wherein the ferroelectric gate regions are formed using MOCVD.
- 17. The memory of claim 6 wherein the ferroelectric gate regions are formed using ALD.
- 18. The memory of claim 6 further comprising a silicon transistor substrate.
- 19. The memory of claim 6 further comprising a CMOS compatible transistor substrate.
- 20. The memory of claim 6 further comprising a silicon-on-insulator transistor substrate.
RELATED APPLICATION
[0001] The present application is a continuation-in-part of U.S. patent application Ser. No. 10/246,975 filed Sep. 19, 2002, assigned to COVA Technologies, Inc., Colorado Springs, Colo. assignee of the present invention, the disclosure of which is herein specifically incorporated by this reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10246975 |
Sep 2002 |
US |
Child |
10305205 |
Nov 2002 |
US |