1. Field of the Invention
The present invention relates to field effect transistors and methods for fabricating the same, and more particularly, to a field effect transistor having a Schottky junction of a nitride semiconductor layer and GZO layer and a method for fabricating such a transistor.
2. Description of the Related Art
A semiconductor device containing gallium nitride (GaN) is known as compound semiconductor containing nitride. The GaN semiconductor device I used as a power device capable of outputting high power at high frequencies. Particularly, there has been considerable activity in the development of field effect transistors (FETs) capable of suitably amplifying signals in high-frequency bands such as microwaves, quasi-millimeter waves or millimeter waves. A typical example of such FETs is a high electron mobility transistor (HEMT).
The gate electrode of the FET and the anode electrode of a Schottky diode are formed by electrodes having Schottky junctions (Schottky electrodes). The Schottky electrodes are required to have reduced leakage current. Preferably, the leakage current is reduced by increasing the Schottky barrier height. The Schottky electrode with nitride semiconductor may be an electrode having a metal layer having a large work function that contacts a nitride semiconductor layer. Such a metal layer may be formed by Ti(titanium)/Pt(platinum)/Au(gold), Ni(nickel)/Au or Pt/Au in which Au is the uppermost layer. For example, Japanese Patent Application Publication No. 2006-339453 discloses Ni/Au is used to form the Schottky electrode. The nitride semiconductor may be GaN, AlN (aluminum nitride), InN (indium nitride), AlGaN (a mixed crystal of GaN and AlN), InGaN (a mixed crystal of GaN and InN), or AlInGaN (a mixed crystal of GaN, AlN and InN).
However, the conventional Schottky junction of the nitride semiconductor does not have a greatly increased Schottky barrier height even by using metal having a large work function. This may be because of pinning level on the surface of the nitride semiconductor. It is thus difficult to reduce the leakage current. Further, impurities remain at the interface between the nitride semiconductor and the Schottky electrode, and may increase the leakage current when the interface is reverse-biased.
The present invention has been made in view of the above-mentioned circumstances and aims at restraining the leakage current that flows through the Schottky junction.
According to an aspect of the present invention, there is provided a field effect transistor including: a nitride semiconductor layer having a channel layer; a gate electrode including a Schottky electrode that contacts the nitride semiconductor layer and includes a gallium doped zinc oxide (GZO) layer annealed in an inactive gas atmosphere; and ohmic electrodes connecting with the channel layer. With this structure, reverse leakage current flowing through the Schottky junction can be restrained and the ideality factor of the forward current can become closer to 1.
The field effect transistor may be configured so that the nitride semiconductor layer includes a layer made of AlGaN, InAlN, InAlGaN or GaN. The field effect transistor may be configured so that the Schottky electrode includes an Au electrode layer provided on a barrier layer on the GZO layer. Thus, the Schottky electrode has a reduced resistance. The field effect transistor may be configured so that the barrier layer is made of nickel. The field effect transistor may be configured so that the inactive gas is one of nitrogen, neon, helium and argon gasses.
According to another aspect of the present invention, there is provided a method for fabricating a field effect transistor, including: forming a Schottky electrode including a gallium doped zinc oxide (GZO) layer that contacts a nitride semiconductor layer having a channel layer; forming ohmic electrodes connecting with the channel layer; and performing annealing in an inactive gas atmosphere.
The method may be configured so that forming the Schottky electrode includes: forming the GZO layer on the nitride semiconductor layer; and removing the GZO layer except an area in which the Schottky electrode should be formed. It is thus possible to restrain a defective layer from being formed in the nitride semiconductor layer between the Schottky electrode and an ohmic electrode. The method may be configured so that forming the Schottky electrode uses one of a vacuum evaporation method and a sputtering method, and includes forming a layer that includes the GZO layer.
A description will now be given of embodiments of the present invention with reference to the accompanying drawings.
Thus, a gate electrode 20 made of the GZO layer 22, the barrier layer 23 and the Au electrode layer 24 was formed. Referring to
As a comparative example, the inventors fabricated a sample in which the gate electrode 20 did not have the GZO layer 22, so that Ni/Au was directly formed on the electron supply layer 14. The first embodiment and the comparative example were formed on the same wafer, which was divided into parts before the gate electrode 20 was formed in
It can be seen from
It can be seen from
The reverse currents of the FETs of the first embodiment (see
As described above, the Schottky characteristics can be greatly improved by using GZO to form the metal layer that contacts the semiconductor layer of the Schottky electrode. The mechanism for improvements may be conceived as follows.
Referring to
The defective layer 30 may be formed as follows. The surface of the electron supply layer 14 is oxidized, and an oxide layer is thus formed thereon. It is conceived that the GZO layer 22 of the first embodiment applies capturing of the oxide layer formed on the surface of the electron supply layer 14, and defects due to oxygen in the defective layer disappear. There may be another factor that causes the defective layer 30. More particularly, nitrogen in the proximity of the surface of the electron supply layer 14 may be deficient. The GZO layer 22 of the first embodiment restrain nitrogen from coming out of the surface of the electron supply layer 14, and thus prevents the defective layer 30 from being formed. As described above, the defective layer 30 may be due to the oxide layer or nitrogen deficiency or both.
According to the first embodiment, the layer of the gate electrode 20 that contacts the electron supply layer 14 is the GZO layer 22 and is annealed. It is thus conceived that the level 34 due to the defective layer 30 disappears and the forward and reverse leakage currents are reduced.
A second embodiment has the gate electrode 20 formed by a different method.
Referring to
The second embodiment is capable of restraining a defective layer of the electron supply layer 14 between the source electrode 16 and the drain electrode 18 (that is, the Schottky electrode and the ohmic electrode).
The first and second embodiments employ the electron supply layer 14 made of AlGaN. The surface of the nitride semiconductor layer is easily oxidized and nitrogen is deficient therefrom. The Schottky characteristics can be improved by providing, as the Schottky electrode 20, the GZO layer 22 in contact with the nitride semiconductor layer.
Particularly, AlGaN, InAlN, InAlGaN or GaN is often used to form a semiconductor layer for the Schottky junction. It is thus preferable that the nitride semiconductor layer contains a layer that is in contact with the GZO layer 22 and is made of AlGaN, InAlN, InAlGaN or GaN. The GZO layer 22 can improve the Schottky characteristics. Particularly, AlGaN is easily oxidized as compared to the other materials. Thus, the GZO layer 22 is more preferably employed to form the Schottky electrode on the AlGaN layer.
The Schottky electrode may include only the GZO layer 22. In order to reduce the contact resistance, preferably, the barrier layer 23 is provided on the GZO layer 22, and the Au electrode layer 24 is provided on the barrier layer 23. The barrier layer 23 is not limited to Ni, but may be made of any material that functions as a barrier between the GZO layer 22 and the Au electrode layer 24.
The GZO layer 22 may be formed by not only the vacuum evaporation method, but also sputtering, MOVPE (Metal Organic Vapor Phase Epitaxy), MBE (Molecular Beam Epitaxy), MOCVD, CVD or PXD (Pulsed excitation Deposition).
In order to prevent the surface of the nitride semiconductor layer from being oxidized, it is preferable that annealing is carried out in an inactive gas atmosphere in the absence of oxygen. The inactive gas may be N2, Ne (neon), He (helium) or Ar (argon). Further, in order to restrain nitrogen from being removed during annealing, the inactive gas is preferably a nitrogen gas. In order to obtain excellent Schottky characteristics, annealing is performed in a temperature range of 250° C. to 550° C.
The above-mentioned FETs are of planar type in which the source electrode and the drain electrode (a pair of ohmic electrodes) are formed on the nitride semiconductor layer. The present invention is not limited to the planar type but includes a vertical type in which the source electrode is provided on the nitride semiconductor electrode and the drain electrode is provided below the nitride semiconductor electrode. The present invention includes not only the FETs but also other types of semiconductor devices that employ the Schottky junctions such as Schottky diodes.
The present invention is not limited to the specifically disclosed embodiments, but include other embodiments and variations without departing from the scope of the present invention.
The present application is based on Japanese Patent Application No. 2007-193550 filed Jul. 25, 2007, the entire disclosure of which is hereby incorporated by reference.
Number | Date | Country | Kind |
---|---|---|---|
2007-193550 | Jul 2007 | JP | national |