Claims
- 1. A method of manufacturing a field effect transistor, comprising the steps of:(a) preparing a semiconductor substrate having a surface; (b) forming an insulating film on said surface of said semiconductor substrate; (c) forming a conductive material to cover said insulating film; (d) patterning said conductive material and said insulating film to form a MOS gate; (e) implanting an impurity into said surface of said semiconductor substrate around said MOS gate to form first and second diffusion regions; (f) forming a mask so as to expose a part of a top surface of said conductive material which is far from said second diffusion region and to cover a top surface of said second diffusion region; (g) forming a metal film over said surface of said semiconductor substrate using said mask; (h) heating said metal film to form a compound of said metal film and the part of the top surface of said conductive material which is far from said second diffusion region; (i) forming an interlayer insulating film to cover the surface of said semiconductor substrate; and (j) forming a capacitor connected to said second diffusion region via said interlayer insulating film.
- 2. The method according to claim 1,wherein said conductive material is polycrystalline silicon, and said metal film is a cobalt film.
- 3. The method according to claim 1,wherein said conductive material is polycrystalline silicon, and said metal film is a nickel film.
- 4. The method according to claim 1,wherein said semiconductor substrate is a silicon substrate, and said metal film is a cobalt film.
- 5. The method according to claim 1,wherein said semiconductor substrate is a silicon substrate, and said metal film is a nickel film.
- 6. The method according to claim 1, further comprising the steps of:(i) forming an insulating material over a surface of a resultant structure provided in said step (e); (j) etching back said insulating material to leave said insulating material around said MOS gate as a sidewall; and (k) implanting an impurity into said surface of said semiconductor substrate using said MOS gate and said sidewall as a mask to form third and fourth diffusion regions, said steps (i) to (k) being performed between said steps (e) and (f).
- 7. The method according to claim 1, whereinin said step (f) said mask is formed so as to expose said first diffusion region; and in said step (h) said compound of said metal film is formed both in said first diffusion region and the part of the top surface of said conductive material which is far from said second diffusion region.
- 8. A method of manufacturing a field effect transistor, comprising the steps of:a) preparing a semiconductor substrate having a surface; (b) forming an insulating film on said surface of said semiconductor substrate: (c) forming a conductive material to cover said insulating film; (d) patterning said conductive material and said insulating film to form a MOS gate; (e) implanting an impurity into said surface of said semiconductor substrate around said MOS gate to form first and second diffusion regions; (f) forming a mask so as to expose said first diffusion region and to cover a top surface of said second diffusion region; (g) forming a metal film over said surface of said semiconductor substrate using said mask; (h) heating said metal film to form a compound of said metal film and said first diffusion region; (i) forming an interlayer insulating film to cover the surface of said semiconductor substrate, and (j) forming a capacitor connected to said second diffusion region via said interlayer insulating film.
- 9. The method according to claim 8, wherein said conductive material is polycrystalline silicon, and said metal film is a cobalt film.
- 10. The method according to claim 8, wherein said conductive material is polycrystalline silicon, and said metal film is a nickel film.
- 11. The method according to claim 8, wherein said semiconductor substrate is a silicon substrate, and said metal film is a cobalt film.
- 12. The method according to claim 8, wherein said semiconductor substrate is a silicon substrate, and said metal film is a nickel film.
- 13. The method according to claim, 8, further comprising the steps of:(k) forming an insulating material over a surface of a resultant structure provided in step (e); (l) etching back said insulating material to leave said insulating material around said MOS gate as a sidewall; and (m) implanting an impurity into said surface of said semiconductor substrate using said MOS gate and said sidewall as a mask to form third and fourth diffusion regions, said steps (k) to (m) being performed between said steps (e) and (f).
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-23973 |
Feb 1999 |
JP |
|
Parent Case Info
This application is a division of U.S. appl. Ser. No. 09/346,999, filed Jul. 2, 1999 now U.S. Pat. No. 6,130,463.
US Referenced Citations (20)
Foreign Referenced Citations (2)
Number |
Date |
Country |
55-83264 |
Jun 1980 |
JP |
1-264257 |
Oct 1989 |
JP |