Claims
- 1. A field effect transistor comprising:
- a semiconductor substrate having a main surface and a predetermined impurity concentration of a first conductivity type;
- impurity layers of a second conductivity type formed spaced apart at the main surface of the semiconductor substrate, said impurity layers constituting source.multidot.drain regions, and a region between said impurity layers defining a first channel region at said main surface; and
- a shaped conductive layer formed on said first channel region with an insulating film interposed therebetween at said main surface, said shaped conductive layer having an upper portion and a lower portion, the upper portion being longer than the lower portion, the length of the lower portion adjacent the insulating film being substantially equal to or shorter than the length of said first channel region, and the upper and lower portions being formed of polysilicon, the lower portion of polysilicon of said shaped conductive layer containing a crystal defect which causes the etch rate of the lower portion to be faster as compared with an etch rate of the upper portion under the same etching conditions.
- 2. A field effect transistor comprising:
- a semiconductor substrate having a main surface and a predetermined impurity concentration of a first conductivity type;
- impurity layers of a second conductivity type formed spaced apart at the main surface of the semiconductor substrate, said impurity layers constituting source.multidot.drain regions, and a region between said impurity layers defining a first channel region at said main surface, each of said impurity layers comprising a first impurity layer portion having a first impurity concentration and a second impurity layer portion having a second impurity concentration which is higher than the first impurity concentration, said first channel region being defined by a first distance between said first impurity layer portions and a second channel region being defined by a second distance between said second impurity layer portions; and
- a shaped conductive layer formed on said first channel region with an insulating film interposed therebetween at said main surface, said shaped conductive layer having an upper portion and a lower portion, the upper portion being longer than the lower portion, the length of the lower portion adjacent the insulating film being substantially equal to or shorter than the length of said first channel region, and the upper and lower portions being formed of polysilicon, the lower portion polysilicon of said shaped conductive layer containing a crystal defect which causes the etch rate of the lower portion to be faster as compared with an etch rate of the upper portion under the same etching conditions.
RELATED APPLICATION
The present application is a continuation-in-part of U.S. application Ser. Nos. 07/242,116 filed Sep. 8, 1988 now U.S. Pat. No. 5,089,863.
US Referenced Citations (20)
Foreign Referenced Citations (1)
Number |
Date |
Country |
3709708 |
Oct 1987 |
DEX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
242116 |
Sep 1988 |
|