Claims
- 1. A method for manufacturing a field effect transistor, comprising the steps of:
- preparing a semiconductor substrate having a main surface and a predetermined impurity concentration of a certain conductivity type;
- forming an insulating film on the main surface of the semiconductor substrate;
- forming a first layer on said insulating film;
- forming a second layer on said first layer;
- forming said first layer and second layer into a T-shaped layer with the width of said first layer narrower than the width of said second layer by etching said first layer, said second layer and the insulating film;
- doping ions of the opposite conductivity type to a first impurity concentration in the main surface of said semiconductor substrate using said T-shaped layer as a mask; and
- heat treating said doped semiconductor substrate;
- whereby first source-drain regions are formed on the main surface of said semiconductor substrate and a region between said first source-drain regions defines a first channel region;
- forming side walls on one side surface and the other side surface of said T-shaped layer by insulating layers, the width of said side wall on the main surface of said semiconductor substrate being wider than said second layer;
- doping ions of the opposite conductivity type to a second impurity concentration which is higher than said first impurity concentration on the main surface of said semiconductor substrate using said T-shaped layer with side walls as a mask; and
- heat treating said doped semiconductor substrate;
- such that the field effect transistor comprises said first source-drain regions and said second source-drain regions on the main surface of said semiconductor substrate, wherein
- a region between said second source-drain regions defines a second channel region, and
- the width of said second channel region is greater than that of said first channel region and no greater than that of said second layer.
- 2. A method for manufacturing a field effect transistor according to claim 1, wherein said first impurity concentration is selected to be 1.times.10.sup.12 /cm.sup.2 to 4.times.10.sup.12 /cm.sup.2 and said second impurity concentration is selected to be 5.times.10.sup.14 /cm.sup.2 to 1.times.10.sup.16 /cm.sup.2.
- 3. A method for manufacturing a field effect transistor according to claim 1, wherein said second layer and said first layer are formed of the same material.
Parent Case Info
This application is a division of application Ser. No. 07/242,116 filed Sep. 8, 1988, now U.S. Pat. No. 5,089,863.
US Referenced Citations (18)
Foreign Referenced Citations (8)
Number |
Date |
Country |
3709708 |
Oct 1987 |
DEX |
55-83267 |
Jun 1980 |
JPX |
59-46084 |
Mar 1984 |
JPX |
59-115554 |
Jul 1984 |
JPX |
63-44771 |
Feb 1988 |
JPX |
2-281632 |
Nov 1990 |
JPX |
2138632 |
Nov 1984 |
GBX |
8606877 |
Nov 1986 |
WOX |
Non-Patent Literature Citations (2)
Entry |
W. Scot Ruska, Microelectronic Processing: An Introduction to the Manufacture of Integrated Circuits, McGraw-Hill Book Company (1987), Chapter 6, pp. 192-236. |
Japanese J. of Appl. Physics: "Microfabrication Technique by Gas Plasma Etching Method", by H. Komiya et al., vol. 15, p. 19 (1976). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
242116 |
Sep 1988 |
|