Claims
- 1. A programmable interconnect substrate having an improved surface configuration with a plurality of bonding pads formed on a surface thereof, the improvement comprising:
- said bonding pads being non-uniformly arranged on said surface of said programmable interconnect substrate so as to form a plurality of different footprint patterns, each of said patterns being specifically designed to match a terminal configuration of one of a plurality of different surface mounted packages which have been previously selected to be mounted on said substrate,
- said surface of said interconnect substrate also including bonding terminals for connection to terminals of one or more bare dice.
- 2. The interconnect substrate of claim 1 wherein said bonding terminals for connection to terminals of said bare dice are bonding pads arranged in a pattern to accommodate a variety of bare dice sizes.
- 3. The interconnect substrate of claim 1 wherein said bonding terminals for connection to terminals of said bare dice are vias formed on said surface of said substrate, wherein said vias are formed as a uniform grid of vias over said surface of said substrate.
- 4. The interconnect substrate of claim 3 wherein said bonding terminals also comprise bonding pads arranged on said surface of said substrate in an area proximate to an intended location of a bare die.
- 5. The interconnect substrate of claim 1 wherein said bonding pads are arranged on both a first side of said substrate and on an opposite side of said substrate.
- 6. The interconnect substrate of claim 1 wherein said bonding pads are interconnected through programmable interconnect devices formed within said substrate.
- 7. The interconnect substrate of claim 6 wherein said interconnect devices are antifuses which provide an electrical open circuit until programmed to provide an electrical short circuit.
- 8. The interconnect substrate of claim 1 wherein said bonding pads are formed on said surface of said substrate so that each bonding pad is in electrical contact with one or more vias formed on said surface of said substrate, wherein said vias are substantially formed as a grid of vias over said surface of said substrate.
- 9. The interconnect substrate of claim 8 wherein one or more of said bonding pads are formed on said substrate so as to overlie one or more vias so as to be in direct electrical contact therewith.
- 10. The interconnect substrate of claim 9 wherein certain bonding pads are formed on said surface of said substrate so as not to overlie any of said vias, electrical contact between said certain bonding pads and an associated via being made with an electrical conductor which is not a bonding pad.
- 11. The interconnect substrate of claim 1 wherein said bonding pads are arranged on one side of said substrate and input/output pads, for electrically connecting said substrate to external devices, are arranged on an opposite side of said substrate.
- 12. A programmable interconnect substrate comprising:
- a programmable substrate having a top surface for mounting a plurality of individual electronic devices thereon, said top surface having formed thereon a uniform grid of conductive vias, wherein substantially each of said vias is programmably interconnectable to another of said vias through programmable means internal to said substrate for connecting one or more terminals of one electronic device mounted on said top surface to one or more terminals of another electronic device mounted on said top surface,
- said programmable interconnect substrate further comprising conductive bonding pads, for bonding to terminals of a plurality of selected surface mounted packages directly thereto, being non-uniformly arranged on said surface of said substrate so as to each electrically contact one or more of said vias, said bonding pads being non-uniformly arranged on said surface of said substrate so as to form a plurality of different footprint patterns, each of said patterns being specifically designed to match a terminal configuration of one of said plurality of selected surface mounted packages.
- 13. The programmable interconnect substrate of claim 12 wherein said vias provide bonding terminals for bare die mounted on said surface of said substrate.
- 14. The programmable interconnect substrate of claim 12 wherein additional bonding pads are arranged on said surface of said substrate for electrical connection to terminals of one or more bare dice, wherein said additional bonding pads are electrically connected to associated vias.
- 15. The programmable interconnect substrate of claim 14 wherein said additional bonding pads are arranged on said surface of said substrate in an area proximate to an intended location of a bare die.
- 16. The programmable interconnect substrate of claim 14 wherein said additional bonding pads for said bare die are not located under where a bare die is to be mounted.
- 17. The programmable interconnect substrate of claim 12 wherein said bonding pads are not located under where a surface mounted package is to be mounted on said surface of said substrate.
- 18. The programmable interconnect substrate of claim 12 wherein said surface mounted packages and bare dice are mounted on both a first surface of said substrate and an opposite surface of said substrate.
- 19. The programmable interconnect substrate of claim 12 wherein input/output pads, for electrically connecting said substrate to external devices, are formed on a first surface of said substrate, and said grid of conductive vias are formed on an opposite surface of said substrate.
- 20. A method for forming a programmable interconnect substrate comprising the steps of:
- fabricating a programmable substrate having a top surface for mounting a plurality of individual electronic devices thereon, said top surface having formed thereon a uniform grid of conductive vias, wherein substantially each of said vias is programmably interconnectable to another of said vias through programmable means internal to said substrate for connecting one or more terminals of one electronic device mounted on said top surface to one or more terminals of another electronic device mounted on said top surface; and
- arranging conductive bonding pads, for bonding to terminals of a plurality of selected surface mounted packages directly thereto, on said surface of said substrate so as to each electrically contact one or more of said vias, said bonding pads being non-uniformly arranged on said surface of said substrate so as to form a plurality of different footprint patterns, each of said patterns being specifically designed to match a terminal configuration of one of said plurality of selected surface mounted packages.
- 21. The method of claim 20 wherein said vias provide bonding terminals for bare dice mounted on said surface of said substrate.
- 22. The method of claim 20 further comprising the step of arranging additional bonding pads on said surface of said substrate for electrical connection to terminals of one or more bare dice, wherein said additional bonding pads are electrically connected to associated vias.
- 23. The method of claim 22 wherein said additional bonding pads are arranged on said surface of said substrate in an area proximate to an intended location of a bare die.
- 24. The method of claim 22 wherein said additional bonding pads for said bare die are not located under where a bare die is to be mounted.
- 25. The method of claim 20 wherein said bonding pads are not located under where a surface mounted package is to be mounted on said surface of said substrate.
- 26. The method of claim 20 wherein said bonding pads are arranged on both a first surface of said substrate and an opposite surface of said substrate.
- 27. The method of claim 20 further comprising the step of forming input/output pads, for electrically connecting said substrate to external devices, on a surface of said substrate opposite a surface on which said grid of conductive vias are formed.
Parent Case Info
This application is a continuation of application Ser. No. 07/716,042, filed Jun. 14, 1991 now abandoned.
US Referenced Citations (29)
Foreign Referenced Citations (11)
Number |
Date |
Country |
0310357 |
Apr 1989 |
EPX |
0405765 |
Jan 1991 |
EPX |
0481703A2 |
Apr 1992 |
EPX |
59-161839 |
Sep 1984 |
JPX |
61-105860 |
May 1986 |
JPX |
63-46762 |
Feb 1988 |
JPX |
1298794 |
Jan 1989 |
JPX |
3-222492 |
Oct 1991 |
JPX |
2237691 |
May 1991 |
GBX |
WO8202640 |
Aug 1982 |
WOX |
WO9015439 |
Dec 1990 |
WOX |
Non-Patent Literature Citations (4)
Entry |
Electronics "Printed Circuits Get a New Boarder: The Plastic Leaded Chip-Carrier" vol. 55 No. 7 Apr. 7, 1982. |
Wooley et al., "Active Substrate System Integration," IEEE, pp. 468-471, 1987. |
Bogdan, "An Electrically Programmable Silicon Circuit Board," pp. 472-476. |
Hantusch, "The PIM: A Programmable Interconnection Module," Nov., 1984. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
716042 |
Jun 1991 |
|