The present invention relates generally to semiconductor manufacturing and, more particularly, to forming fins in FinFET devices.
The escalating demands for high density and performance associated with ultra large scale integration semiconductor devices require design features, such as gate lengths, below 100 nanometers (nm), high reliability, and increased manufacturing throughput. The reduction of design features below 100 nm challenges the limitations of conventional methodology.
For example, when the gate length of conventional planar metal oxide semiconductor field effect transistors (MOSFETs) is scaled below 100 nm, problems associated with short channel effects, such as excessive leakage between the source and drain, become increasingly difficult to overcome. In addition, mobility degradation and a number of process issues also make it difficult to scale conventional MOSFETS to include increasingly smaller device features. New device structures are therefore being explored to improve FET performance and allow further device scaling.
Double-gate MOSFETs represent new structures that have been considered as candidates for succeeding existing planar MOSFETs. In double-gate MOSFETs, two gates may be used to control short channel effects. A FinFET is a double-gate structure that exhibits good short channel behavior. A FinFET includes a channel formed in a vertical fin. The FinFET structure may be fabricated using layout and process techniques similar to those used for conventional planar MOSFETs.
Implementations consistent with the principles of the invention form multiple fins in FinFET devices. By using spacers for forming the fins, narrow fins may be formed beyond the limits of lithography.
In accordance with the purpose of this invention as embodied and broadly described herein, semiconductor device is provided. The semiconductor device includes a group of fin structures, where the group of fin structures includes a conductive material and is formed by growing the conductive material in an opening of an oxide layer. The semiconductor device also includes a source region formed at one end of the group of fin structures, a drain region formed at an opposite end of the group of fin structures, and at least one gate.
In another implementation consistent with the present invention, a a semiconductor device includes silicon fin structures formed adjacent sidewalls of an opening of an oxide layer. The semiconductor device also includes a source region formed at one end of the silicon fin structures, a drain region formed at an opposite end of the silicon fin structures, and at least one gate.
In yet another implementation consistent with the principles of the invention, a method for forming a group of structures on a wafer including a conductive layer is provided. The method includes forming a layer over the conductive layer, etching at least one opening in the layer, growing a conductive material in the at least one opening, etching the conductive material to form spacers in the at least one opening, and removing the layer and a portion of the conductive layer to form the group of structures.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate an embodiment of the invention and, together with the description, explain the invention. In the drawings,
The following detailed description of implementations consistent with the present invention refers to the accompanying drawings. The same reference numbers in different drawings may identify the same or similar elements. Also, the following detailed description does not limit the invention. Instead, the scope of invention is defined by the appended claims and their equivalents.
Implementations consistent with the principles of the invention form multiple fins in FinFET devices. Haying multiple fins enables the resulting semiconductor device to increase the channel width per device as compared to single fin FinFET designs.
With reference to
The SOI structure includes a silicon substrate 200, a buried oxide layer 210, and a silicon layer 220 formed on buried oxide layer 210. Buried oxide layer 210 and silicon layer 220 may be formed on substrate 200 in a conventional manner. In an exemplary implementation, buried oxide layer 210 may include a silicon oxide and may have a thickness ranging from about 1500 Å to about 3000 Å. Silicon layer 220 may include monocrystalline or polycrystalline silicon having a thickness ranging from about 200 Å to about 500 Å.
In alternative implementations consistent with the present invention, substrate 200 and silicon layer 220 may include other materials, such as germanium, or combinations of materials, such as silicon-germanium. Buried oxide layer 210 may also include other dielectric materials.
Once oxide layer 230 has been deposited, one or more openings 300 may be created in oxide layer 230, as illustrated in
After opening 300 has been formed, silicon 410 may be selectively grown to fill opening 300, as illustrated in
Next, silicon 410 may be etched (e.g., via a dry etch technique) in a conventional manner to form spacers 610 on the Sidewalk of opening 300, as illustrated in
After the formation of spacers 610, two fins 710 and 720 may be formed by removing the remaining oxide layer 230 and field silicon 620, as illustrated in
After fins 710 and 720 are formed, conventional fabrication processing can be performed to complete the transistor. For example, a gate dielectric may be formed on the side surfaces of fins 710 and 720, followed by the formation of a protective dielectric layer, such as a silicon nitride or silicon oxide, on the top surface of fins 710 and 720. Source/drain regions may then be formed at the respective ends of the fins 710 and 720, followed by formation of one or more gates. For example, a silicon layer, germanium layer, combinations of silicon and germanium or various metals may be used as the gate material. The gate material may then be patterned and etched to form the gate electrodes. For example,
The source/drain regions 810 and 820 may then be doped with impurities, such as n-type or p-type impurities, based on the particular end device requirements. In addition, sidewall spacers may optionally be formed prior to the source/drain ion implantation to control the location, of the source/drain junctions based on the particular circuit requirements. Activation annealing may then be performed to activate the source/drain regions 810 and 820.
While the above-described processing focused on the formation of two fins, implementations consistent with the present invention are not so limited. In fact, methodology consistent with the principles of the invention may be used to form any number of fins, based on the particular circuit requirements. For example, if more than two fins are to be formed, multiple openings 300 may be formed in oxide layer 230 (
Thus, in accordance with the present invention, a FinFET device may be formed with multiple fins. Having multiple fins enables the resulting semiconductor device to increase the channel width per device as compared to single fin FinFET designs.
Implementations consistent with the principles of the invention form multiple fins in FinFET devices. Moreover, narrow fins may be formed without requiring lithography-limiting processes.
The foregoing description of exemplary embodiments of the present invention provides illustration and description, but is not intended to be exhaustive or to limit the invention to the precise form disclosed. Modifications and variations are possible in light of the above teachings or may be acquired from practice of the invention. For example, in the above descriptions, numerous specific details are set forth, such as specific materials, structures, chemicals, processes, etc., in order to provide a thorough understanding of the present invention. However, the present invention can be practiced without resorting to the details specifically set forth herein. In other instances, well known processing structures have not been described in detail, in order not to unnecessarily obscure the thrust of the present invention. In practicing the present invention, conventional deposition and etching techniques may be employed, and hence, the details of such techniques have not been set forth herein in detail.
While a series of acts has been described with regard to
No element, act, or instruction used in the description of the present application should be construed as critical or essential to the invention unless explicitly described as such. Also, as used herein, the article “a” is intended to include one or more items. Where only one item is intended, the term “one” or similar language is used.
The scope of the invention is defined by the claims and their equivalents.
This application is a continuation of U.S. patent application Ser. No. 10/303,702 filed Nov. 26, 2002, now U.S. Pat. No. 6,709,982, which is hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4996574 | Shirasaki | Feb 1991 | A |
5115289 | Hisamoto et al. | May 1992 | A |
5338959 | Kim et al. | Aug 1994 | A |
5545586 | Koh | Aug 1996 | A |
5705414 | Lustig | Jan 1998 | A |
5932911 | Yue et al. | Aug 1999 | A |
6063688 | Doyle et al. | May 2000 | A |
6177299 | Hsu et al. | Jan 2001 | B1 |
6180441 | Yue et al. | Jan 2001 | B1 |
6232622 | Hamada | May 2001 | B1 |
6358827 | Chen et al. | Mar 2002 | B1 |
6413802 | Hu et al. | Jul 2002 | B1 |
6475869 | Yu | Nov 2002 | B1 |
6492212 | Ieong et al. | Dec 2002 | B1 |
6514819 | Choi | Feb 2003 | B1 |
6525403 | Inaba et al. | Feb 2003 | B2 |
6537880 | Tseng | Mar 2003 | B1 |
6562665 | Yu | May 2003 | B1 |
6583469 | Fried et al. | Jun 2003 | B1 |
6645797 | Buynoski et al. | Nov 2003 | B1 |
6657259 | Fried et al. | Dec 2003 | B2 |
6689650 | Gambino et al. | Feb 2004 | B2 |
6696713 | Ishibashi | Feb 2004 | B2 |
6716686 | Buynoski et al. | Apr 2004 | B1 |
6762448 | Lin et al. | Jul 2004 | B1 |
6770516 | Wu et al. | Aug 2004 | B2 |
6794718 | Nowak et al. | Sep 2004 | B2 |
20010005022 | Ogura | Jun 2001 | A1 |
20020011612 | Hieda | Jan 2002 | A1 |
20020043690 | Doyle et al. | Apr 2002 | A1 |
20020060338 | Zhang | May 2002 | A1 |
20020153587 | Adkisson et al. | Oct 2002 | A1 |
20030178677 | Clark et al. | Sep 2003 | A1 |
20040036126 | Chau et al. | Feb 2004 | A1 |
20040099885 | Yeo et al. | May 2004 | A1 |
20040108545 | Ando | Jun 2004 | A1 |
20050020020 | Collaert et al. | Jan 2005 | A1 |
20050073060 | Datta et al. | Apr 2005 | A1 |
Number | Date | Country |
---|---|---|
196 33 914 | Aug 1997 | DE |
1 202 335 | May 2002 | EP |
1202335 | May 2002 | EP |
1 383 164 | Jan 2004 | EP |
04192564 | Jul 1992 | JP |
Number | Date | Country | |
---|---|---|---|
Parent | 10303702 | Nov 2002 | US |
Child | 10754515 | US |