Claims
- 1. A Flash EEprom system comprising:
- one or more integrated circuit chips each having an array of Flash EEprom cells partitioned into a plurality of sectors, each sector addressable for erase such that all cells therein are erasable simultaneously;
- means for selecting a plurality of sectors among the one or more chips for erase operation;
- means for simultaneously performing the erase operation on only the plurality of selected sectors; and
- individual register associated with each sector for holding a status to indicate whether the sector is selected or not.
- 2. The Flash EEprom system according to claim 1, wherein the simultaneously erasing means is responsive to the status in each of the individual registers, such that only the selected sectors are included in the erasing.
- 3. The Flash EEprom system according to claim 1, wherein any one or combination of the individual registers indicating a selected status are individually resettable to an unselected status.
- 4. The Flash EEprom system according to claim 1, wherein all the individual registers are simultaneously resettable to a status indicating the associated sectors as not selected.
Parent Case Info
This is a division of application Ser. No. 07/337,566, filed Apr. 13, 1989, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4752871 |
Sparks et al. |
Jun 1988 |
|
4970692 |
Ali et al. |
Nov 1990 |
|
Non-Patent Literature Citations (1)
Entry |
R. Wilson, "1-Mbit flash memories seek their role in system design", Computer Design, Mar. 1, 1989, pp. 30 and 32. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
337566 |
Apr 1989 |
|