A variety of electronic and optoelectronic devices can be enabled by developing thin film relaxed lattice constant III-V semiconductors on elemental silicon (Si) substrates. Surface layers capable of achieving the performance advantages of III-V materials may host a variety of high performance electronic devices such as complementary metal oxide semiconductor (CMOS) and quantum well (QW) transistors fabricated from extreme high mobility materials such as, but not limited to, indium antimonide (InSb), indium gallium arsenide (InGaAs) and indium arsenide (InAs). While such high mobility QW channels have been incorporated into planar transistors, they have not been incorporated into non-planar transistors.
In various embodiments, a high-mobility strained quantum well (QW) channel may be incorporated into a non-planar structure such as a non-planar metal oxide semiconductor field effect transistor (MOSFET). Such non-planar transistors include a silicon structure or fin formed on an underlying-oxide layer, and in turn a gate structure can be formed around the silicon fin. In this way, high mobility channels with excellent electrostatic control can be achieved for ultimate channel length scalability. Furthermore, tensile and compressive strain may be simultaneously introduced to respectively optimize electron transport in silicon for n-channel MOSFETs (NMOS) and hole transport in germanium (Ge) for p-channel MOSFETs (PMOS) using a common material core. Furthermore, correct and sufficient conduction and valence band offsets provide for electron and hole confinement. Using embodiments, transistor devices may be formed using conventional stack engineering, as an outermost core layer may be formed of silicon to allow formation of a gate stack thereon.
Referring now to
Still referring to
Referring still to
While shown with this particular implementation in the embodiment of
Accordingly, in various embodiments non-planar transistor devices may be formed using a high mobility material to form high electron mobility transistors (HEMTs) or high hole mobility transistors (HHMTs) or high hole mobility transistors (HHMTs) having high speed and low power consumption. Such devices may have dimensions less than approximately 50 nm with a switching frequency of approximately 562 gigahertz (GHz). Such devices may be able to operate at between approximately 0.5-1.0 volts without significant reduction of drive current. Furthermore, embodiments may provide lower gate delay at a gate length than a silicon based device.
Referring now to
Referring now to
While the present invention has been described with respect to a limited number of embodiments, those skilled in the art will appreciate numerous modifications and variations therefrom. It is intended that the appended claims cover all such modifications and variations as fall within the true spirit and scope of this present invention.
This application is a divisional of U.S. patent application Ser. No. 14/558,947, filed Dec. 3, 2014, which is a continuation of Ser. No. 13/461,962, filed May 2, 2012, now U.S. Pat. No. 8,921,830, issued Dec. 30, 2014, which is a divisional of U.S. patent application Ser. No. 13/046,061, filed Mar. 11, 2011, now U.S. Pat. No. 8,237,153, issued on Aug. 7, 2012, which is a continuation of U.S. patent application Ser. No. 11/728,891, filed Mar. 27, 2007, now U.S. Pat. No. 7,928,426, issued on Apr. 19, 2011, the content of which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5406094 | Arimoto et al. | Apr 1995 | A |
6472685 | Takagi | Oct 2002 | B2 |
6849487 | Taylor, Jr. et al. | Feb 2005 | B2 |
7105851 | Dubin | Sep 2006 | B2 |
7161206 | Oh et al. | Jan 2007 | B2 |
20030127646 | Christansen et al. | Jul 2003 | A1 |
20040157353 | Ouyang | Aug 2004 | A1 |
20060148182 | Datta et al. | Jul 2006 | A1 |
20060237770 | Huang et al. | Oct 2006 | A1 |
20060237801 | Kavalieros et al. | Oct 2006 | A1 |
20060292765 | Blanchard | Dec 2006 | A1 |
20080050883 | Enicks | Feb 2008 | A1 |
20080164539 | Collaert | Jul 2008 | A1 |
20090280626 | Zhu | Nov 2009 | A1 |
Entry |
---|
U.S. Appl. No. 11/529,963, filed Sep. 29, 2006, entitled, “Methods for Uniform Doping of Non-Planar Transistor Structures,” by Brian Doyle, et al. |
U.S. Appl. No. 11/450,745, filed Jun. 9, 2006, entitled, “Strain-Inducing Semiconductor Regions,” by Suman Datta, et al. |
Jack Kavaileros, et al., “Tri-Gate Transistor Architecture with High-k Gate Dielectrics, Metal Gates and Strain Engineering,” Jun. 2006, pp. 1-2. |
Yu-Hsuan Kuo, et al., “Strong Quantum-Confined Stark Effect in Germanium Quantum-Well Structures on Silicon,” Oct. 2005, pp. 1334-1336. |
Minjoo L. Lee, et al., “Srained Si, SiGe, and Ge Channels for High-Mobility Metal-Oxide-Semiconductor Field-Effect Transistors,” Dec. 2004, pp. 1-27. |
Minjoo L. Lee, et al., “Strained Si/strained Ge Dual-Channel Heterostructures on Relaxed Si0.8Ge0.5 for Symmetric Mobility p-Type and n-Type Metal-Oxide-Semiconductor Field-Effect Transistors,” Sep. 2003, pp. 4202-4204. |
Chinese Patent Office, First Office Action dated Jul. 14, 2010 in Chinese patent application No. 200880006179.4. |
Korean Patent Office, International Search Report and Written Opinion for International Application No. PCT/US2008/057951, 8 Pgs., dated Jul. 14, 2008. |
Number | Date | Country | |
---|---|---|---|
20180033875 A1 | Feb 2018 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14558947 | Dec 2014 | US |
Child | 15719776 | US | |
Parent | 13046061 | Mar 2011 | US |
Child | 13461962 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13461962 | May 2012 | US |
Child | 14558947 | US | |
Parent | 11728891 | Mar 2007 | US |
Child | 13046061 | US |