Claims
- 1. A process for forming a wide dielectric-filled isolation trench in the surface of a semi-conductor substrate comprising the steps of:
- forming a wide trench in the surface of the substrate;
- conformally forming a layer of dielectric material over the surface of the substrate including in said trench the top surface of which layer of dielectric material extends above the plane of the surface of the substrate;
- conformally forming a layer of etch resistant material on said layer of dielectric material which etch resistant material will mask said dielectric material from reactive ion etching;
- selectively removing only those portions of said etch resistant material that extend above the surface of the dielectric material by physical polishing and not removing any etch resistant material disposed below the surface of said dielectric material, such that the only remaining portion of the etch resistant material resides within the width of said trench;
- forming a dielectric plug above said trench comprising the remaining etch resistant material overlying dielectric material by anisotropically reactive ion etching said layer of dielectric material which is not masked by said etch resistant material down to the top of said trench; and
- removing said dielectric plug to obtain a dielectric-filled trench having an upper surface in substantial planarity with the upper surface of said substrate.
- 2. The invention as defined in claim 1 wherein said dielectric material forms a depression above the wide trench.
- 3. The invention as defined in claim 1 wherein said etch-resistant material is polysilicon.
- 4. The invention as defined in claim 3 wherein the selective removal of polysilicon comprises chemical-mechanical polishing.
- 5. The method of claim 4 wherein the chemical mechanical polishing of the polysilicon is done with a slurry of abrasive material maintained in a basic aqueous solution.
- 6. The invention as defined in claim 1 wherein said plug material is removed down to the top of the trench by chemical-mechanical polishing.
- 7. The invention as described in claim 6 wherein a layer of etch stop material is provided on the surface of said semi-conductor substrate at least in the region adjacent said wide trenches, and said layer of dielectric material which is not masked by said etch resistant material is etched down to the etch stop layer.
- 8. The invention as defined in claim 1 wherein said dielectric material is silicon dioxide.
- 9. The invention as defined in claim 7 wherein said etch stop material is silicon nitride.
- 10. The invention as defined in claim 9 wherein a layer of polysilicon is formed between said silicon nitride layer and said layer of dielectric material to provide an etch stop for silicon dioxide removal.
- 11. The invention as defined in claim 7 wherein a layer of silicon nitride is formed over the dielectric material.
- 12. A process for forming a filled wide trench in the surface of a substrate comprising the steps of:
- forming a wide trench in the surface of the substrate;
- conformally forming a layer of filling material on the surface of the substrate including in said trench the top surface of which filling material extends above the plane of the surface of the substrate;
- conformally forming a layer of etch-resistant material on said layer of filling material which etch resistant material will mask said filling material from reactive ion etching;
- selectively removing only those portions of said etch resistant material that extend above the surface of the filling material by physical polishing and not removing any etch resistant material disposed below the surface of said filling material, such that the only remaining portion of the etch resistant material resides within the width of said trench;
- forming a plug above said trench comprising the remaining etch resistant material overlying filling material by anisotropically etching said layer of filling material which is not masked by said etch resistant material down to the top of said trench; and
- removing said plug to obtain a filled trench having an upper surface in substantial planarity with the upper surface of said substrate.
- 13. The invention as defined in claim 12 wherein said filling material is a conductive material.
- 14. The invention as defined in claim 12 wherein said filling material is a dielectric material.
Parent Case Info
This is a continuation of copending application Ser. No. 07/427,153 filed on Oct. 25, 1989, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (9)
Number |
Date |
Country |
0300569 |
Jan 1989 |
EPX |
0341898 |
Nov 1989 |
EPX |
2599892 |
Dec 1987 |
FRX |
59-13342 |
Jan 1984 |
JPX |
59-175138 |
Oct 1984 |
JPX |
59-177941 |
Oct 1984 |
JPX |
59-193044 |
Nov 1984 |
JPX |
60-236244 |
Nov 1985 |
JPX |
59-117233 |
Jul 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bull, vol. 30, No. 2 (Jul. 1987) pp. 539-540. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
427153 |
Oct 1989 |
|