1. Field of the Disclosure
The present disclosure relates generally to a semiconductor device, including a semiconductor device that is configured and arranged as a one-time programmable (OTP) device.
2. Background Art
In the field of data storage, there are two general types of storage devices. The first type is volatile memory in which stored information is lost when power is removed. The second type is non-volatile memory in which the information is preserved after the power is removed. There are a few different non-volatile memory technologies in the market today. The main ones include mask read only memory (ROM), floating gate, electrical fuse, and antifuse among others. Certain programmable logic devices (PLDs), such as structured application specific integrated circuits (ASICs) to provide an example, use antifuse technology to configure logic circuits to create a customized integrated circuit (IC) from a standard IC design.
An antifuse is an electrical device that changes from a high resistance to an electrically conductive path. The antifuse represents a one time programmable (OTP) device, namely the change from the high resistance to the electrically conductive path in the antifuse is permanent and irreversible. The programming typically involves applying a programming voltage that exceeds a certain specified voltage to the antifuse to essentially “blow” the antifuse to form the electrically conductive path.
The accompanying drawings illustrate the present disclosure and, together with the description, further serve to explain the principles of the disclosure and to enable one skilled in the pertinent art to make and use the disclosure.
The present disclosure will now be described with reference to the accompanying drawings. In the drawings, like reference numbers generally indicate identical, functionally similar, and/or structurally similar elements. The drawing in which an element first appears is indicated by the leftmost digit(s) in the reference number.
The following Detailed Description refers to accompanying drawings to illustrate one or more embodiments consistent with the present disclosure. The disclosed embodiment(s) merely exemplify the disclosure. The embodiment(s) described, and references in the specification to “one embodiment,” “an embodiment,” “an example embodiment,” “an example of this embodiment,” etc., indicate that the embodiment(s) described may include a particular feature, device, or characteristic, but every embodiment may not necessarily include the particular feature, device, or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, device, or characteristic is described in connection with an embodiment, it is within the knowledge of those skilled in the relevant art(s) to effect such feature, device, or characteristic in connection with other embodiments whether or not explicitly described.
Furthermore, it should be understood that spatial descriptions (e.g., “above,” “below,” “up,” “left,” “right,” “down,” “top,” “bottom,” “vertical,” “horizontal,” etc.) used herein are for purposes of illustration only, and that practical implementations of the structures described herein may be spatially arranged in any orientation or manner.
The embodiments described herein are provided for illustrative purposes, and are not limiting. Other embodiments are possible, and modifications can be made to the embodiments within the spirit and scope of the present disclosure. Therefore, the Detailed Description is not meant to limit the present disclosure. Rather, the scope of the present disclosure is defined only in accordance with the following claims and their equivalents.
The following Detailed Description of the embodiments will so fully reveal the general nature of the present disclosure that others can, by applying knowledge of those skilled in relevant art(s), readily modify and/or adapt for various applications such embodiments, without undue experimentation, without departing from the spirit and scope of the disclosure. Therefore, such adaptations and modifications are intended to be within the meaning and plurality of equivalents of the embodiments based upon the teaching and guidance presented herein.
It is to be understood that the phraseology or terminology herein is for the purpose of description and not of limitation, such that the terminology or phraseology of the present specification is to be interpreted by those skilled in relevant art(s) in light of the teachings herein.
Those skilled in the relevant art(s) will recognize that this description may be applicable to many various devices, and should not be limited to any particular type of device. Before describing the various embodiments in more detail, further explanation shall be given regarding certain terms that may be used throughout the descriptions.
The term “etch” or “etching” generally describes a fabrication process of patterning a material, such that at least a portion of the material remains after the etch is completed. For example, the process of etching a semiconductor material can involve one or more of: patterning a masking region (e.g., photoresist or a hard mask) over the semiconductor material, subsequently removing areas of the semiconductor material that are not longer protected by the mask region, and optionally removing remaining portions of the mask region. Generally, the removing the areas of the semiconductor material that are not covered by the mask region uses an “etchant” that has a “selectivity” that is higher to the semiconductor material than the mask region. As such, the areas of semiconductor material protected by the mask would remain after the etch process is complete. However, the above is provided for purposes of illustration, and is not limiting. In another example, etching may also refer to a process that does not use a mask, but still leaves behind at least a portion of the material after the etch process is complete.
The above description serves to distinguish the term “etching” from “removing.” in an embodiment, when etching a material, at least a portion of the material remains behind after the process is completed. In contrast, when removing a material, substantially all of the material is removed in the process. However, “removing” can incorporate “etching”.
The terms “deposit” or “dispose” describe applying a region of material to the substrate. Such terms are meant to describe any possible region-forming technique including, but not limited to, thermal growth, sputtering, evaporation, chemical vapor deposition, atomic region deposition, epitaxial growth, electroplating, etc.
The term “substrate” describes a material which materials are deposited into and/or subsequent material regions are added onto. In embodiments, the substrate itself may be patterned and materials added on top of it may also be patterned, or may remain without patterning. Furthermore, “substrate” may be any of a wide array of semiconductor materials such as silicon, germanium, gallium arsenide, indium phosphide, etc. In other embodiments, the substrate may be electrically non-conductive such as a glass or sapphire wafer.
The term “substantially perpendicular,” in reference to a topographical feature's sidewall, generally describes a sidewall disposed at an angle ranging between about 85 degrees and 90 degrees with respect to the substrate.
The term “substantially” or “in substantial contact” generally describes elements or structures in physical substantial contact with each other with only a slight separation from each other which typically results from fabrication and/or misalignment tolerances. It should be understood that relative spatial descriptions between one or more particular features, structures, or characteristics (e.g., “vertically aligned,” “substantial contact,” etc.) used herein are for purposes of illustration only, and that practical implementations of the structures described herein may include fabrication and/or misalignment tolerances without departing from the spirit and scope of the present disclosure.
In an embodiment, devices fabricated in and/or on the substrate may be in several regions of the substrate, and these regions may not be mutually exclusive. That is, in some embodiments, portions of one or more regions may overlap.
Unless otherwise indicated, the drawings provided throughout the disclosure should not be interpreted as to-scale drawings.
An Exemplary Memory Device
The memory cells 104 can be arranged in an array of n rows and m columns to form memory cells 104A through 104.(m*n). However, other arrangements for the memory cells 104.1 through 104.(m*n) are possible without departing from the spirit and scope of the present disclosure. Each of the memory cells 104.1 through 104.(m*n) can be connected to a corresponding WL from among WLs 114.1 through 114.n and a corresponding BL from among BLs 116.1 through 116.m. In an exemplary embodiment, the memory cells 104 in each of the m columns can share a BL from among the BLs 116.1 through 116.m. Similarly, the memory cells 104 in each of n rows of the memory array 102 can share a WL from among WLs 114.1 through 114.n. For example, in
To select a particular memory cell from among the memory cells 104.1 through 104.(m*n) for a mode of operation, such as the read mode of operation or the write mode of operation to provide some examples, the BL and the WL associated with this particular memory cell can be activated. For example, the BL 116.1 and the WL 114.1 can be activated to select the memory cell 104.1. Thereafter, the electronic data can be written into the particular memory cell in the write mode of operation or the electronic data can be read from the particular memory cell in the read mode of operation upon its selection.
Each of the WLs 114.1 through 114.n can be selectively activated by applying a corresponding n-k bit row address from among a corresponding n bit address to a row decoder 106. The row decoder 106 can decode the corresponding n-k bit row address and can provide one or more control signals to the WLs 114.1 through 114.n that correspond to the n-k bit row address to select a row of memory cells from among the memory cells 104.1 through 104.(m*n) that corresponds to the n-k bit row address. Similarly, each of the BLs 116.1 through 116.m can be selectively activated by applying a corresponding k bit column address from among the corresponding n bit address to a column decoder 110. The column decoder 110 can decode the corresponding k bit column address and can provide one or more control signals 120 to the sense amplifier 108 that correspond to the k bit column address. The sense amplifier 108 selects a column of memory cells from among the memory cells 104.1 through 104.(m*n) that corresponds to the k bit column address.
The. sense amplifier 108 can read the electronic data from a memory cell that corresponds to the selected row and column from among the memory cells 104.1 through 104.(m*n) during a read mode operation and provides electronic data 118 to the I/O Buffer 112 in the read mode operation. The I/O Buffer 112 can store the electronic data 118 to provide electronic data 122. Alternatively, the I/O Buffer 112 can receive the electronic data 122 and provide the electronic data 122 as the electronic data 118 in the write mode of operation. Thereafter, the sense amplifier 108 can receive the electronic data 118 from the I/O Buffer 112 and can write this electronic data to the memory cell that corresponds to the selected row and column in the write mode of operation.
Exemplary OTP Device
Memory cells, such as the memory cells 104.1 through 104.(m*n) to provide an example, can each include a non-volatile storage device. This non-volatile storage device can include a semiconductor device, such as an OTP device to provide an example, to store a logical value, such as a logical one or a logical zero. The logical one or zero typically refers to a state of the OTP device. For example, the OTP device in a conducting state may be assigned to correspond to a logical one and in a non-conducting state may be assigned to correspond to a logical zero. This assignment of the logical values to a state of the OTP device can be application specific.
The substrate 205 represents a physical material on which the OTP device 200 is formed. The substrate 205 can be a semiconductor material such as, but not limited to, silicon, germanium, gallium arsenide, indium phosphide, or any combination thereof. The substrate 205 can include a p-type material to form a p-type substrate or an n-type material to form an n-type substrate. The p-type material includes impurity atoms of an acceptor type, such as, but not limited to, boron or aluminum to provide some examples, that are capable of accepting an electron. The p-type material causes a carrier hole density in the substrate 205 to exceed a carrier electron density. The n-type material includes impurity atoms of a donor type, such as, but not limited to, phosphorus, arsenic, or antimony to provide some examples, that are capable of donating an electron. The n-type material causes the carrier electron density in the substrate 205 to exceed a carrier hole density.
The fin structures 210.1 through 210.r represent current carrying structures within the substrate 205. It should be noted that the OTP device 200 can include any suitable number of the fin structures 210.1 through 210.r. This suitable number can include a single fin structure 210.1 as well as multiple fin structures 210.1 through 210.r. The fin structures 210.1 through 210.r as illustrated in
while a high or heavily doped region includes a comparatively large number of atoms, approximately
The STI region 215 to provides isolation and/or protection for the OTP device 200 from neighboring active and passive elements (not illustrated in
The gate structure 220 can act as a control structure to control the current flowing through the structures 210.1 through 210.r between the source region 235 and/or the drain region 240. The OTP device 200 can be programmed by applying a sufficient potential to the gate structure 220 to disintegrate or “blow” a portion of the gate structure 220. Typically, this disintegration or “blowing” of the portion of the gate structure 220 is irreversible or permanent. When the OTP device 200 is in an programmed state, applying a first potential, such as a positive direct current (DC) voltage to provide an example, to the gate structure 220 and applying a second potential, such as a ground potential to provide an example, to the source region. 235 causes a voltage to appear between the gate structure 220 and the source region 235. The first potential on the gate structure 220 repels carriers from a bottom side of the gate structure 220 forming a channel region. The channel region represents a carrier-depletion region populated formed at a bottom side of the gate structure 220 by an electric field. This electric field also attracts carriers from the source region 235 and drain region 240 into the channel region. The channel region eventually connects the source region 235 to the drain region 240 after a sufficient number of carriers have accumulated in the carrier-depletion region allowing a current to pass through the channel region from the drain region 240 to the source region 235. This programmed state of OTP device 200 can be sensed and can correspond to a logical one or zero depending on a specific application. However, when the OTP device 200 is in an unprogrammed state, the portion of the gate structure 220, which was disintegrated in the programmed state, is intact. This portion of the gate structure 220 significantly prevents the formation of the channel region at the bottom side of the gate structure 220. This unprogrammed state of OTP device 200 can be sensed and can correspond to a logical one or zero depending on a specific application.
First Cross-Sectional View of the Exemplary OTP Device
The OTP device 200 is to be further described in conjunction with
As additionally illustrated in
The gate structure 220 can additionally include an optional gate cap region 310, a first spacer region 312, and a second spacer region 314 along the line A-A. The spacer regions 312 and 314 are in substantial contact with the gate region 304, the metal region 306, the gate dielectric region 308, and the optional gate cap region 310. The optional gate cap region 310 can be in substantial contact with the gate region 304. The optional gate cap region 310 can include dielectric materials such as, but not limited to, silicon nitride. The optional gate cap region 310 and the spacer regions 312 and 314 helps to protect the integrity of the gate structure 220 during subsequent processing of the OTP device 200. In addition, the spacer regions 312 and 314 can be used as hard mask during fabrication of the gate structures 220. The gate cap region 310 and the spacer regions 312 and 314 can also be used in a self-aligned contact (SAC) enablement process which may be needed for current and future nodes.
As further illustrated in
Second Cross-Sectional View of the Exemplary OTP Device
As additionally illustrated in
Third Cross-Sectional View of the Exemplary OTP Device
As additionally illustrated in
Fourth Cross-Sectional View of the Exemplary OTP Device
As additionally illustrated in
Fifth Cross-Sectional View of the Exemplary OTP Device
As additionally illustrated in
Programming and Reading of the Exemplary OTP Device
The OTP device 200 can be programmed by stressing the OTP region 332 of the first OTP programming region 330 on the gate structure 220 beyond a critical electric field to disintegrate or “blow” the OTP region 332. When the OTP region 332 is disintegrated or “blown”, the OTP region 332 can be referred to as being in a programmed state. Typically, this disintegration or “blowing” of the OTP region 332 is irreversible or permanent. The critical electric field is a threshold at which disintegration of the OTP region 332 occurs. When the OTP region 332 disintegrates, a resistance between the first OTP programming region 330 and the gate structure 220 is less than a resistance present between first OTP programming region 330 and the gate structure 220 when the OTP region 332 is intact. Such decrease in resistance can occur because disintegration of the OTP region 332 causes a conductive path to be formed between the gate contact region 334 of first OTP programming region 330 and the gate structure 220. The presence of this conductive path can allow the OTP device 200 to operate in a substantially similar manner as a conventional transistor, namely the channel region 302 eventually forms and connects the source region 235 to the drain region 240 after a sufficient number of carriers have accumulated in a carrier-depletion region beneath the gate structure 220 allowing a current to pass through the channel region from the drain region 240 to the source region 235. This operation of the OTP device 200 can be sensed and read as a programmed state of OTP device 200 that can correspond to a logical one or zero based on applications.
However, when the OTP region 332 is not disintegrated or “blown”, the resistance between the first OTP programming region 330 and the gate structure 220 is greater. The OTP region 332 is said to be intact and the OTP device 200 can be referred to as being in an unprogrammed state. In the unprogrammed state, the conductive path between the first OTP programming region 330 and the gate structure 220 is not present and the OTP 200 cannot operate in a substantially similar manner as the conventional transistor. The presence of the OTP region 332 significantly prevents the formation of the channel region 302 at the bottom side of the gate structure 220. This unprogrammed state of OTP device 200 can be sensed and can correspond to a logical one or zero depending on a specific application.
During programming of the OTP device 200, stress to OTP region 332 can be provided by applying an electric field larger than the critical electric field across the first OTP programming region 330 and the second programming region 340, according to an example of this embodiment. For example, a programming voltage (e.g. 5V) can be applied at the second programming region 340 and a gate voltage (e.g. 0V) can be applied at the first OTP programming region 330 to create such an electric field across the first OTP programming region 330 and the second programming region 340. At the same time, a voltage approximately equal to a gate voltage can be applied to the source region 235 and the drain region 240 through the first contact region 316 and the second contact region 318, respectively. Alternatively, the source region 235 and the drain region 240 can be configured to be in a floating state.
During reading of an OTP device 200, a reading voltage can be applied to the first OTP programming region 330, while the second programming region 340 can be maintained in a floating state. The reading voltage can be applied less than the voltage required for the critical electric field so that the reading operation does not inadvertently program, namely disintegrate or “blow” the OTP region 332, the OTP device 200. At the same time, source and drain voltages similar to that applied in operation of the conventional transistor can be applied to the source region 235 and the drain region 240 through the first contact region 316 and the second contact region 318, respectively.
An Example Method for Fabricating the Exemplary OTP Device
As apparent from the above discussion, OTP device 200 can be compatible with current integrated circuit (EC) fabrication making it suitable for memory devices integrated into IC systems. This allows fabrication process of OTP device 200 to be incorporated with the fabrication processes of other semiconductor devices on same IC chip.
It should be understood that the various regions illustrated during the example fabrication process of OTP device 200 are not necessarily drawn to scale. In addition, the above description is meant to provide a general overview of select steps involved in forming OTP device 200 illustrated in
Example Steps for Fabricating an OTP Device According to an Embodiment
In step 1310, a first trench is formed on a portion of a gate structure. For example, a first trench such as the trench 502 can be formed on a portion of the gate structure 220 as illustrated in
In step 1320, a dielectric region is deposited to coat the sidewalls of the first trench. For example, a dielectric region such as the dielectric region 602 of dielectric material can be deposited as illustrated in
In step 1330, a second and a third trench is formed. For example, a second and a third trench similar to the trenches 702 and 704 can be formed in the MEOL dielectric region 400 and the FEOL dielectric region 402, as illustrated in FIG. 7A. The trenches 702 and 704 can each be formed in a similar process as the trench 502.
In step 1340, a fourth trench is formed on another portion of the gate structure. For example, a fourth trench similar to the trench 902 can be formed on another portion of the gate structure 220, as illustrated in
In step 1350, a conductive region is deposited. For example, a conductive region such as the conductive region 1002 of conductive material can be deposited to form a coating in substantial contact with the trenches 702, 704, 902, and in substantial contact with the dielectric region 602, as illustrated in
In step 1360, a conductive region is deposited. For example, a conductive region such as the conductive region 1102 of conductive material can be deposited to fill the trenches 502, 702, 704, and 902, as illustrated in
In step 1370, a CMP process is performed. For example, a CMP process similar to that described with reference to
It is to be appreciated that the Detailed Description section, and not the Abstract section, is intended to be used to interpret the claims. The Abstract section can set forth one or more, but not all exemplary embodiments, of the present disclosure, and thus, are not intended to limit the present disclosure and the appended claims in any way.
The present disclosure has been described above with the aid of functional building blocks illustrating the implementation of specified functions and relationships thereof. The boundaries of these functional building blocks have been arbitrarily defined herein for the convenience of the description. Alternate boundaries can be defined so long as the specified functions and relationships thereof are appropriately performed.
It will be apparent to those skilled in the relevant art(s) that various changes in form and detail can be made therein without departing from the spirit and scope of the present disclosure. Thus, the present disclosure should not be limited by any of the above-described exemplary embodiments, but should be defined only in accordance with the following claims and their equivalents.