With each successive semiconductor technology generation, substrate diameters tend to increase and transistor sizes decrease, resulting in the need for an ever higher degree of accuracy and repeatability in substrate processing. Semiconductor substrate materials, such as silicon substrates, are processed by techniques which include the use of vacuum chambers. These techniques include non plasma applications such as electron beam deposition, as well as plasma applications, such as sputter deposition, plasma-enhanced chemical vapor deposition (PECVD), resist strip, and plasma etch.
Plasma processing systems available today are among those semiconductor fabrication tools which are subject to an increasing need for improved accuracy and repeatability. One metric for plasma processing systems is increased uniformity, which includes uniformity of process results on a semiconductor substrate surface as well as uniformity of process results of a succession of substrates processed with nominally the same input parameters. Continuous improvement of on-substrate uniformity is desirable. Among other things, this calls for plasma chambers with improved uniformity, consistency and self diagnostics.
Described herein is a heating plate for a substrate support assembly used to support a semiconductor substrate in a semiconductor processing apparatus, the heating plate comprising: an electrically insulating layer; planar heater zones comprising at least first, second, third and fourth planar heater zones, each comprising one or more diodes as heater elements, the planar heater zones laterally distributed across the electrically insulating layer and operable to tune a spatial temperature profile on the semiconductor substrate; power supply lines comprising at least a first electrically conductive power supply line electrically connected to anodes of the one or more diodes of the first and second planar heater zones and a second electrically conductive power supply line electrically connected to anodes of the one or more diodes of the third and fourth planar heater zones; power return lines comprising at least a first electrically conductive power return line electrically connected to cathodes of the one or more diodes of the first and third planar heater zones and a second electrically conductive power return line electrically connected to cathodes of the one or more diodes of the second and fourth planar heater zones.
Radial and azimuthal substrate temperature control in a semiconductor processing apparatus to achieve desired critical dimension (CD) uniformity on the substrate is becoming more demanding. Even a small variation of temperature may affect CD to an unacceptable degree, especially as CD approaches sub-100 nm in semiconductor fabrication processes.
A substrate support assembly may be configured for a variety of functions during processing, such as supporting the substrate, tuning the substrate temperature, and supplying radio frequency power. The substrate support assembly can comprise an electrostatic chuck (ESC) useful for electrostatically clamping a substrate onto the substrate support assembly during processing. The ESC may be a tunable ESC (T-ESC). A T-ESC is described in commonly assigned U.S. Pat. Nos. 6,847,014 and 6,921,724, which are hereby incorporated by reference. The substrate support assembly may comprise a ceramic substrate holder, a fluid-cooled heat sink (hereafter referred to as cooling plate) and a plurality of concentric planar heater zones to realize step by step and radial temperature control. Typically, the cooling plate is maintained between 0° C. and 30° C. The heaters are located on the cooling plate with a layer of thermal insulator in between. The heaters can maintain the support surface of the substrate support assembly at temperatures about 0° C. to 80° C. above the cooling plate temperature. By changing the heater power within the plurality of planar heater zones, the substrate support temperature profile can be changed. Further, the mean substrate support temperature can be changed step by step within the operating range of 0 to 80° C. above the cooling plate temperature. A small azimuthal temperature variation poses increasingly greater challenges as CD decreases with the advance of semiconductor technology.
Controlling temperature is not an easy task for several reasons. First, many factors can affect heat transfer, such as the locations of heat sources and heat sinks, the movement, materials and shapes of the media. Second, heat transfer is a dynamic process. Unless the system in question is in heat equilibrium, heat transfer will occur and the temperature profile and heat transfer will change with time. Third, non-equilibrium phenomena, such as plasma, which of course is always present in plasma processing, make theoretical prediction of the heat transfer behavior of any practical plasma processing apparatus very difficult if not impossible.
The substrate temperature profile in a plasma processing apparatus is affected by many factors, such as the plasma density profile, the RF power profile and the detailed structure of the various heating the cooling elements in the chuck, hence the substrate temperature profile is often not uniform and difficult to control with a small number of heating or cooling elements. This deficiency translates to non-uniformity in the processing rate across the whole substrate and non-uniformity in the critical dimension of the device dies on the substrate.
In light of the complex nature of temperature control, it would be advantageous to incorporate multiple independently controllable planar heater zones in the substrate support assembly to enable the apparatus to actively create and maintain the desired spatial and temporal temperature profile, and to compensate for other adverse factors that affect CD uniformity.
Described herein is a heating plate for a substrate support assembly in a semiconductor processing apparatus, wherein the heating plate has multiple independently controllable planar heater zones that use diodes as heater elements therein. Preferably, the planar heater zones do not have resistive heater elements. This heating plate comprises a scalable multiplexing layout scheme of the planar heater zones, power supply lines and power return lines (collectively, power lines). By tuning the power of the planar heater zones, the temperature profile during processing can be shaped both radially and azimuthally. More details are disclosed in commonly-owned U.S. Published Patent Publication Nos. 2011/0092072 and 2011/0143462, the disclosures of which are hereby incorporated by reference. Although this heating plate is primarily described for a plasma processing apparatus, this heating plate can also be used in other semiconductor processing apparatuses that do not use plasma.
The planar heater zones in this heating plate are preferably arranged in a defined pattern, for example, a rectangular grid, a hexagonal grid, a polar array, concentric rings or any desired pattern. Each planar heater zone may be of any suitable size and may have one or more heater elements. When a planar heater zone is powered, all heater elements therein are powered; when a planar heater zone is not powered, all heater elements therein are not powered. To minimize the number of electrical connections, power supply lines and power return lines are arranged such that each power supply line is connected to a different group of planar heater zones and each power return line is connected to a different group of planar heater zones, each planar heater zone being in one of the groups connected to a particular power supply line and one of the groups connected to a particular power return line. No two planar heater zones are connected to the same pair of power supply and power return lines. Anode(s) of the heater element(s) of each planar heater zone are connected to the power supply line this planar heater zone is connected to; cathode(s) of the heater element(s) are connected to the power return line this planar heater zone is connected to. A planar heater zone can be activated by directing DC electrical current through a pair of power supply line and power return line to which this particular planar heater zone is connected. The DC electrical current flows from the power supply line to the planar heater zone and then to the power return line. The peak power of the heater elements is preferably smaller than 20 W, more preferably 1 to 10 W. In one embodiment, each planar heater zone is not larger than four device dies being manufactured on a semiconductor substrate, or not larger than two device dies being manufactured on a semiconductor substrate, or not larger than one device die being manufactured on a semiconductor substrate, 0.1 to 15 cm2, e.g., 0.1 to 1 cm2 or 2 to 3 cm2 in area to correspond to the device dies on the substrate. The heating plate can include any suitable number of planar heater zones, such as 100 to 700 planar heater zones. The thickness of the heater elements may range from 100 micrometers to 2 millimeters. To allow space between planar heater zones and/or power supply and power return lines, the total area of the planar heater zones may be up to 99% of the area of the upper surface of the substrate support assembly, e.g. 50-99% of the area. The power supply lines or the power return lines may be arranged in gaps ranging from 1 to 10 mm between the planar heater zones, or in separate planes separated from the planar heater zones plane by electrically insulating layers. The power supply lines and the power return lines are preferably made as wide as the space allows, in order to carry large current and reduce Joule heating. In one embodiment, in which the power lines are in the same plane as the planar heater zones, the width of the power lines is preferably between 0.3 mm and 2 mm. In another embodiment, in which the power lines are on different planes than the planar heater zones, the width of the power lines can be as large as the planar heater zones, e.g. for a 300 mm chuck, the width can be 1 to 2 inches. Preferably, the materials of the power supply lines and power return lines are materials with low resistivity, such as Cu, Al, W, Inconel® or Mo.
Conventional resistive heater elements typically comprise serpentine conductor traces, which limits miniaturization of the planar heater zones, especially when planar heater zones no larger than 5 mm by 5 mm are desired. In addition, the serpentine conductor traces cannot occupy the entire area of a planar heater zone. Spaces between the serpentine conductor traces can lead to significant temperature non-uniformity within a planar heater zone, especially when the planar heater zone is small. In comparison, using diodes as heater elements in the planar heater zones alleviates the above-mentioned problems associated with resistive heater elements because a diode can be made into a continuous sheet of essentially the same size as the planar heater zone. The heating plate with planar heater zones using diodes as heater elements has greater flexibility in its design, is simpler in its structure, and can lead to better temperature uniformity within each planar heater zone.
As shown in
The layer 103 is preferably made of ceramic. The heating plate as shown in
The heating plate as shown in
The diodes 250 can be any suitable model such as CPD07 manufactured by Central Semiconductor located at Hauppauge, N.Y. An exemplary diode 250 has a dimension of about 2.5 mm by 2.5 mm, can carry an electrical current up to 8 A, and has a heating power up to 10 W. The diode 250 preferably has a heating power density of at least 0.1 W/cm2 and is sufficient to achieve a 2° C. temperature perturbation. The thermal insulating layer 107 preferably has a thermal resistance from about 0.01 to about 100 m2K/W (e.g. about 1 m2K/W).
When powering a planar heater zone 101, a DC electrical current is directed through the diode(s) 250 in the heater zone 101, in a direction from the anode(s) of the diode(s) 250 to the cathode(s) of the diode(s) 250.
As an overview of how a plasma processing chamber operates,
Examples of suitable insulating and conductive material for use in manufacture of the substrate support assembly are disclosed in commonly assigned U.S. Pat. No. 6,483,690, the disclosure of which is hereby incorporated by reference.
While a heating plate, methods of manufacturing the heating plate, and a substrate support assembly comprising the heating plate have been described in detail with reference to specific embodiments thereof, it will be apparent to those skilled in the art that various changes and modifications can be made, and equivalents employed, without departing from the scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
3440883 | Lightner | Apr 1969 | A |
5255520 | O'Geary et al. | Oct 1993 | A |
5414245 | Hackleman | May 1995 | A |
5504471 | Lund | Apr 1996 | A |
5515683 | Kessler | May 1996 | A |
5536918 | Ohkase et al. | Jul 1996 | A |
5635093 | Arena et al. | Jun 1997 | A |
5665166 | Deguchi et al. | Sep 1997 | A |
5667622 | Hasegawa et al. | Sep 1997 | A |
5740016 | Dhindsa | Apr 1998 | A |
5802856 | Schaper et al. | Sep 1998 | A |
5851298 | Ishii | Dec 1998 | A |
5886866 | Hausmann | Mar 1999 | A |
5994675 | Bethune et al. | Nov 1999 | A |
6060697 | Morita et al. | May 2000 | A |
6091060 | Getchel et al. | Jul 2000 | A |
6095084 | Shamouilian et al. | Aug 2000 | A |
6175175 | Hull | Jan 2001 | B1 |
6222161 | Shirakawa et al. | Apr 2001 | B1 |
6271459 | Yoo | Aug 2001 | B1 |
6353209 | Schaper et al. | Mar 2002 | B1 |
6475336 | Hubacek | Nov 2002 | B1 |
6512207 | Dress et al. | Jan 2003 | B1 |
6523493 | Brcka | Feb 2003 | B1 |
6566632 | Katata et al. | May 2003 | B1 |
6664515 | Natsuhara et al. | Dec 2003 | B2 |
6739138 | Saunders et al. | May 2004 | B2 |
6740853 | Johnson et al. | May 2004 | B1 |
6741446 | Ennis | May 2004 | B2 |
6746616 | Fulford et al. | Jun 2004 | B1 |
6795292 | Grimard et al. | Sep 2004 | B2 |
6825617 | Kanno et al. | Nov 2004 | B2 |
6847014 | Benjamin et al. | Jan 2005 | B1 |
6886347 | Hudson et al. | May 2005 | B2 |
6921724 | Kamp et al. | Jul 2005 | B2 |
7075031 | Strang et al. | Jul 2006 | B2 |
7141763 | Moroz | Nov 2006 | B2 |
7175714 | Ootsuka et al. | Feb 2007 | B2 |
7230204 | Mitrovic et al. | Jun 2007 | B2 |
7268322 | Kuibira et al. | Sep 2007 | B2 |
7274004 | Benjamin et al. | Sep 2007 | B2 |
7275309 | Matsuda et al. | Oct 2007 | B2 |
7279661 | Okajima et al. | Oct 2007 | B2 |
7297894 | Tsukamoto | Nov 2007 | B1 |
7311782 | Strang et al. | Dec 2007 | B2 |
7372001 | Tachikawa et al. | May 2008 | B2 |
7396431 | Chen et al. | Jul 2008 | B2 |
7415312 | Barnett, Jr. et al. | Aug 2008 | B2 |
7475551 | Ghoshal | Jan 2009 | B2 |
7504006 | Gopalraja et al. | Mar 2009 | B2 |
7782583 | Moon | Aug 2010 | B2 |
7893387 | Ohata | Feb 2011 | B2 |
7940064 | Segawa et al. | May 2011 | B2 |
7952049 | Tsukamoto | May 2011 | B2 |
7968825 | Jyousaka et al. | Jun 2011 | B2 |
8057602 | Koelmel et al. | Nov 2011 | B2 |
8222574 | Sorabji et al. | Jul 2012 | B2 |
20020043528 | Ito | Apr 2002 | A1 |
20050016465 | Ramaswamy et al. | Jan 2005 | A1 |
20050215073 | Nakamura et al. | Sep 2005 | A1 |
20050229854 | Moroz | Oct 2005 | A1 |
20060191637 | Zajac et al. | Aug 2006 | A1 |
20070125762 | Cui et al. | Jun 2007 | A1 |
20080029195 | Lu | Feb 2008 | A1 |
20080049374 | Morioka et al. | Feb 2008 | A1 |
20080169282 | Sorabji et al. | Jul 2008 | A1 |
20080202924 | Bluck et al. | Aug 2008 | A1 |
20090000738 | Benjamin | Jan 2009 | A1 |
20090173445 | Yeom et al. | Jul 2009 | A1 |
20090183677 | Tian et al. | Jul 2009 | A1 |
20090215201 | Benjamin et al. | Aug 2009 | A1 |
20100078424 | Tsukamoto et al. | Apr 2010 | A1 |
20100257871 | Venkatasubramanian et al. | Oct 2010 | A1 |
20100283565 | Blakes | Nov 2010 | A1 |
20110005682 | Savas et al. | Jan 2011 | A1 |
20110033175 | Kasai et al. | Feb 2011 | A1 |
20110092072 | Singh et al. | Apr 2011 | A1 |
20110143462 | Gaff et al. | Jun 2011 | A1 |
Number | Date | Country |
---|---|---|
2005123286 | May 2005 | JP |
2005294237 | Oct 2005 | JP |
20080058109 | Jun 2008 | KR |
Entry |
---|
Ayars, Eric, “Bandgap in a Semiconductor Diode”, Advanced and Intermediate Instructional Labs Workshop, AAPT Summer Meeting, California State university, Chicago, Jul. 20, 2008 http://phys.csuchico.edu/-eayars/publications/bandgap.pdf. |
International Search Report and Written Opinion mailed Jan. 22, 2013 for PCT/IB2012/054911. |
Commonly-Owned U.S. Appl. No. 12/910,347, filed Oct. 22, 2010. |
Commonly-Owned U.S. Appl. No. 12/943,492, filed Nov. 10, 2010. |
Commonly-Owned U.S. Appl. No. 13/238,396, filed Sep. 21, 2011. |
Commonly-Owned U.S. Appl. No. 13/234,473, filed Sep. 16, 2011. |
Number | Date | Country | |
---|---|---|---|
20130068750 A1 | Mar 2013 | US |