Claims
- 1. A transistor, comprising:
- (a) a source region in a semiconductor body;
- (b) a bulk region in said semiconductor body adjacent said source region;
- (c) a drain region in said semiconductor body adjacent said bulk region but opposite said source region, said drain region comprising doped regions of n and p dopant types;
- (d) a field plate over and insulated from said semiconductor body adjacent said drain region between said drain region and said bulk region; and
- (e) a gate over and insulated from said semiconductor body adjacent said bulk between said drain region and said source region, wherein said field plate and said gate are formed from a common layer.
- 2. The transistor of claim 1, wherein said drain region is separated from said bulk region in said semiconductor body by a drain drift region.
- 3. The transistor of claim 2, wherein said drain drift region is doped n-type.
- 4. The transistor of claim 1, further comprising a drain electrode contacting said drain region and said field plate.
- 5. The transistor of claim 1, further comprising a drain electrode contacting said drain region, but insulated from said field plate, said field plate being capacitively coupled to said drain electrode.
- 6. The transistor of claim 1, wherein said source region is doped n+, said bulk region is doped p-type, and said doped regions of said drain region are n+ and p+.
- 7. The transistor of claim 1, wherein said drain region comprises a central n+ doped region bounded by p+ doped regions.
- 8. The transistor of claim 1, wherein said drain region comprises a central p+ doped region bounded by n+ doped regions.
- 9. A lateral double-diffused MOS transistor, comprising:
- (a) a tank region formed in a substrate;
- (b) a bulk region formed in said tank region, a portion of said bulk region extending to a surface of said tank region;
- (c) a source region formed in said bulk region;
- (d) a source electrode coupled to said source region and said bulk region;
- (e) a gate electrode over and insulated from said portion of said bulk region extending to a surface of said tank region;
- (f) a drain region comprising n and p doped regions, said drain region separated from said bulk region by a drain drift region in said tank region;
- (g) a field plate over and insulated from said drain drift region and adjacent said drain region, said field plate and said gate formed from a common layer; and
- (h) a drain electrode coupled to said drain region and said field plate.
- 10. The transistor of claim 9, wherein said drain electrode is in electrical contact with said field plate.
- 11. The transistor of claim 9, wherein said drain region comprises a central n+ doped region bounded by p+ doped regions.
- 12. The transistor of claim 9, wherein said drain region comprises a central p+ doped region bounded by n+ doped regions.
- 13. The transistor of claim 9, wherein said drain region is formed within a n-type region within said drain drift region, said n-type region having a higher dopant concentration than said drain drift region.
- 14. A lateral double-diffused MOS transistor with an integral SCR, comprising:
- (a) a tank region doped with a first dopant species and formed in a substrate doped with a second dopant species, said second species a dopant type opposite the first type;
- (b) a bulk region doped with said second dopant species and formed in said tank region, a portion of said bulk region extending to a surface of said tank region;
- (c) a source region doped with said first dopant species and formed in said bulk region;
- (d) a back gate region contact doped with said second dopant species and formed in said bulk region;
- (e) a source electrode coupled to said source region and said back gate region;
- (f) a gate electrode over and insulated from said portion of said bulk region extending to a surface of said tank region;
- (g) a drain region comprising a region doped with said first dopant species and a region doped with said second dopant species, said drain region separated from said bulk region by a drain drift region in said tank region;
- (h) a field plate over and insulated from said drain drift region and adjacent said drain region, said field plate and said gate formed from a common layer; and
- (i) a drain electrode coupled to said drain region and said field plate.
- 15. The transistor of claim 14, wherein said first dopant species is n-type and said second dopant species is p-type.
- 16. The transistor of claim 14, wherein said drain electrode is in electrical contact with said field plate.
- 17. The transistor of claim 14, wherein said drain region comprises a central n+ doped region bounded by p+ doped regions.
- 18. The transistor of claim 14, wherein said drain region comprises a central p+ doped region bounded by n+ doped regions.
- 19. The transistor of claim 14, wherein said drain region is formed within a region doped with said first dopant species and within said drain drift region, said region doped with said first dopant species having a higher dopant concentration than said drain drift region.
Parent Case Info
This application claims priority under 35, USC .sctn.119(e)(1) of provisional application number 60/057,217, filed Aug. 29, 1997.
US Referenced Citations (1)
| Number |
Name |
Date |
Kind |
|
5796146 |
Ludikhuize |
Aug 1998 |
|
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 5-283622 |
Oct 1993 |
JPX |