The present invention relates to a high electron mobility transistor (HEMT), and more particularly, to a high electron mobility transistor (HEMT) including a drain electrode and a source electrode having multiple layers.
High electron mobility transistor (HEMT) has various advantages in electrical, mechanical, and chemical aspects of the field. For instance, advantages including wide band gap, high break down voltage, high electron mobility, high elastic modulus, high piezoelectric and piezoresistive coefficients, and chemical inertness. All of these advantages allow high electron mobility transistor (HEMT) to be used in numerous applications including high intensity light emitting diodes (LEDs), power switching devices, regulators, battery protectors, display panel drivers, and communication devices.
High electron mobility transistor (HEMT) is also a field effect transistor, which has a carrier channel formed from a heterojunction at the interface between layers having different bandgap. Ternary compound semiconductors such as gallium arsenide or aluminium gallium arsenide may be utilized to constitute this kind of devices. Instead, other materials may be applied. For instance, indium containing devices have good performance in high frequencies. Gallium nitride (GaN) high electron mobility transistors (HEMT) attract attention recently due to its good performance in high frequencies.
The present invention provides a high electron mobility transistor (HEMT), which includes a source electrode and a drain electrode, and each of the source electrode and the drain electrode includes a conductive layer and a conductive oxide layer stacked from bottom to top. Due to gold (Au) being replaced by the conductive oxide layer, the processing costs can be reduced while the low contact resistance of these electrodes can be maintained.
The present invention provides a high electron mobility transistor (HEMT) includes a buffer layer, a carrier transit layer, a carrier supply layer, a gate, a source electrode and a drain electrode. The buffer layer is on a substrate. The carrier transit layer is on the buffer layer. The carrier supply layer is on the carrier transit layer. The gate is on the carrier supply layer. The source electrode and the drain electrode are at two opposite sides of the gate, wherein each of the source electrode and the drain electrode includes a conductive layer and a conductive oxide layer stacked from bottom to top.
According to the above, the present invention provides a high electron mobility transistor (HEMT), which includes a buffer layer, a carrier transit layer, a carrier supply layer sequentially stacked on a substrate; a gate located on the carrier supply layer; and, a source electrode and a drain electrode located at two opposite sides of the gate, wherein each of the source electrode and the drain electrode includes a conductive layer and a conductive oxide layer stacked from bottom to top. In this way, the conductive layer has low resistivity, the oxidation of the conductive layer can be avoided due to the conductive oxide layer, and the processing cost of the conductive oxide layer is lower than the processing cost of gold, which is often used on tops of a source electrode and a drain electrode.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
A buffer layer 120 is formed on the substrate 110. The buffer layer 120 may be a stacked III-V group semiconductor layer, wherein the lattice constant of the stacked III-V group semiconductor layer varies gradually from bottom to top. The buffer layer 120 may be gallium nitride (GaN) or aluminum nitride (AlN), but it is not limited thereto. The buffer layer 120 may be formed by a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HYPE) process, or combination thereof.
A carrier transit layer 130 is formed on the buffer layer 120. In this embodiment, the carrier transit layer 130 may be a stacked III-V group semiconductor layer, but it is not limited thereto. Preferably, the carrier transit layer 130 may be an unintentionally doped (UID) gallium nitride (GaN) layer. The carrier transit layer 130 may be formed by a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HYPE) process, or combination thereof.
A carrier supply layer 140 is formed on the carrier transit layer 130, thereby a channel region D being formed at an interface of the carrier transit layer 130 and the carrier supply layer 140. The channel region D is the region where conductive current is formed by the 2DEG and in such condition the HEMT device is typically operated under a “normally on” mode. Typically a heterojunction is formed at the interface between the carrier transit layer 130 and carrier supply layer 140 as a result of the bandgap difference between the two layers 130, 140. Essentially a quantum well is formed in the banding portion of the conduction band of the heterojunction to constrain the electrons generated by piezoelectricity so that two-dimensional electron gas (2DEG) is formed at the junction between the carrier transit layer 130 and carrier supply layer 140 to form conductive current.
In this embodiment, the carrier supply layer 140 may be a III-V group semiconductor layer, but it is not limited thereto. Preferably, the carrier supply layer 140 may be an unintentionally doped (UID) AlxGa1-xN layer, an n-type AlxGa1-xN layer or a p-type AlyGa1-yN layer. In one case, the carrier supply layer 140 maybe formed by an epitaxial growth process, which may include silicon or germanium etc. Perhaps, the carrier supply layer 140 may be a molecular-beam epitaxy (MBE) process, a metal organic chemical vapor deposition (MOCVD) process, a chemical vapor deposition (CVD) process, a hydride vapor phase epitaxy (HYPE) process, or combination thereof.
A gate 150 is formed on the carrier supply layer 140. The gate 150 may include a bottom part 152 and a top part 154, wherein the bottom part 152 and the top part 154 preferably include different materials. Preferably, the bottom part 152 may be p-type AlyGa1-yN while the top part 154 may be metal, which may include Schottky metal such as gold, silver, platinum or etc. Methods of forming the gate 150 on the carrier supply layer 140 may include the following. For example, a semiconductor bottom layer and a gate material layer are sequentially formed on the carrier supply layer 140, and then parts of the semiconductor bottom layer and the gate material layer are etched by processes such as photolithography and etching processes to form the gate 150. As current gate electrodes typically made of metal gradually imports material such as p-type GaN to serve as bottom portion for the gate electrode, the operation of HEMT devices under this circumstance now shifts from “normally on” to “normally off”.
A source electrode 162 and a drain electrode 164 are formed at two opposite sides of the gate 150. In the present invention, the source electrode 162 may include a conductive layer 162a and a conductive oxide layer 162b stacked from bottom to top, and the drain electrode 164 may include a conductive layer 164a and a conductive oxide layer 164b stacked from bottom to top. Preferably, thicknesses of the conductive oxide layers 162b/164b are less than thicknesses of the conductive layers 162a/164a. In this embodiment, the conductive oxide layers 162b/164b are at top surfaces of the conductive layers 162a/164a, or the conductive oxide layers 162b/164b only cover the top surfaces of the conductive layers 162a/164a. In a preferred embodiment, the conductive layers 162a/164a may include metals such as titanium (Ti), aluminum (Al), tungsten (W), palladium (Pd), and the conductive oxide layers 162b/164b may include indium tin oxide (ITO), but it is not limited thereto. In this case, the conductive layers 162a/164a may be titanium while the conductive oxide layers 162b/164b may be indium tin oxide (ITO).
More precisely, the source electrode 162 and the drain electrode 164 are located in parts of the carrier supply layer 140. Top surfaces T1/T2 of the source electrode 162 and the drain electrode 164 are higher than a top surface T3 of the carrier supply layer 140. Preferably, a bottom surface S1 of the source electrode 162, a bottom surface S2 of the drain electrode 164 and a bottom surface S3 of the carrier supply layer 140 are coplanar, so that the source electrode 162 and the drain electrode 164 can directly contact a two-dimensional electron gas (2DEG) channel at the interface of the carrier transit layer 130 and the carrier supply layer 140. The source electrode 162 and the drain electrode 164 are preferably composed of metals, which are different from the top part 154 of the gate 150 composed of Schottky metal. The source electrode 162 and the drain electrode 164 are preferably composed of ohmic contact metals, wherein the source electrode 162 and the drain electrode 164 maybe composed of titanium (Ti), aluminum (Al), tungsten (W), palladium (Pd) or combination thereof.
In this embodiment, it would be desirable to first conduct a photo-etching process to remove parts of the carrier supply layer 140 at two opposite sides of the gate 150 for forming recesses, conduct an electroplating process, sputtering process, resistance heating evaporation process, electron beam evaporation process, physical vapor deposition (PVD) process, chemical vapor deposition (CVD) process, or combination thereof to form electrode materials in the recesses, and then pattern the electrode materials through etching process to form the source electrode 162 and the drain electrode 164. Thereby, a high electron mobility transistor (HEMT) 100 is formed.
An improved high electron mobility transistor (HEMT) is presented as follows.
In this embodiment, the doping regions 170 may be located in parts of the carrier transit layer 130 right below the source electrode 162 and the drain electrode 164. In other embodiments, as shown in
To summarize, the present invention provides a high electron mobility transistor (HEMT), which includes a buffer layer on a substrate; a carrier transit layer on the buffer layer; a carrier supply layer on the carrier transit layer; a gate located on the carrier supply layer; and, a source electrode and a drain electrode located at two opposite sides of the gate, wherein each of the source electrode and the drain electrode includes a conductive layer and a conductive oxide layer stacked from bottom to top. In this way, the conductive layer has low resistivity, the oxidation of the conductive layer can be avoided due to the conductive oxide layer, and the processing cost of the conductive oxide layer is lower than the processing cost of gold, which is often used on tops of a source electrode and a drain electrode.
Preferably, a thickness of the conductive oxide layer is less than a thickness of the conductive layer. The conductive layer may be metals such as titanium (Ti), aluminum (Al), tungsten (W), palladium (Pd), and the conductive oxide layer may be indium tin oxide (ITO). Still preferably, doping regions are right below the source electrode and the drain electrode because of ohmic contact being easier to be formed on the doping regions.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
201910639471.X | Jul 2019 | CN | national |
This application is a continuation of U.S. patent application Ser. No. 16/521,548 filed Jul. 24, 2019, which is herein incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4700458 | Suzuki | Oct 1987 | A |
5915164 | Taskar | Jun 1999 | A |
5990531 | Taskar | Nov 1999 | A |
6046063 | Jun | Apr 2000 | A |
6417519 | Imanishi | Jul 2002 | B1 |
7049240 | Fan | May 2006 | B2 |
7126189 | Hsieh | Oct 2006 | B2 |
7129542 | Park | Oct 2006 | B2 |
8384089 | Sato | Feb 2013 | B2 |
8946032 | Lee | Feb 2015 | B2 |
9219099 | Liu | Dec 2015 | B1 |
9219136 | Tajiri | Dec 2015 | B2 |
9379191 | Hsu | Jun 2016 | B2 |
9385001 | He | Jul 2016 | B1 |
9484362 | Kim | Nov 2016 | B2 |
9525054 | Chiang | Dec 2016 | B2 |
9793417 | Kim | Oct 2017 | B2 |
10283614 | Lu | May 2019 | B1 |
10672896 | Chen | Jun 2020 | B2 |
10714607 | Chiang | Jul 2020 | B1 |
11296214 | Lee | Apr 2022 | B2 |
11367779 | Chang | Jun 2022 | B2 |
20040094800 | Park | May 2004 | A1 |
20050093438 | Chen | May 2005 | A1 |
20050186719 | Chen | Aug 2005 | A1 |
20070090422 | Ishii | Apr 2007 | A1 |
20080113497 | Tachibana | May 2008 | A1 |
20080173898 | Ohmaki | Jul 2008 | A1 |
20080303064 | Sato | Dec 2008 | A1 |
20090008677 | Kikkawa | Jan 2009 | A1 |
20090146186 | Kub | Jun 2009 | A1 |
20090166616 | Uchiyama | Jul 2009 | A1 |
20090173968 | Matsunaga | Jul 2009 | A1 |
20090315077 | Chiu | Dec 2009 | A1 |
20090321718 | Liu | Dec 2009 | A1 |
20110189826 | Mita | Aug 2011 | A1 |
20110220965 | Ohki | Sep 2011 | A1 |
20120211760 | Yamada | Aug 2012 | A1 |
20120217591 | Kamada | Aug 2012 | A1 |
20120319127 | Chowdhury | Dec 2012 | A1 |
20120319169 | Van Hove | Dec 2012 | A1 |
20130078761 | Sun | Mar 2013 | A1 |
20130181226 | Saitoh | Jul 2013 | A1 |
20130313609 | Akutsu | Nov 2013 | A1 |
20130320349 | Saunier | Dec 2013 | A1 |
20140027779 | Hwang | Jan 2014 | A1 |
20140034899 | Ahn | Feb 2014 | A1 |
20140092637 | Minoura | Apr 2014 | A1 |
20140335800 | Takeuchi | Nov 2014 | A1 |
20150034957 | Chiu | Feb 2015 | A1 |
20150228773 | Tajiri | Aug 2015 | A1 |
20150279907 | Sato | Oct 2015 | A1 |
20150349087 | Yao | Dec 2015 | A1 |
20160013276 | Morishita | Jan 2016 | A1 |
20160056145 | Nagumo | Feb 2016 | A1 |
20160190294 | Okamoto | Jun 2016 | A1 |
20160190384 | Huang | Jun 2016 | A1 |
20160267873 | Saotome | Sep 2016 | A1 |
20160352321 | Yamaguchi | Dec 2016 | A1 |
20160380010 | Jin | Dec 2016 | A1 |
20170104064 | Aoki | Apr 2017 | A1 |
20170117402 | Koyama | Apr 2017 | A1 |
20170125516 | Ishiguro | May 2017 | A1 |
20170125563 | Ishiguro | May 2017 | A1 |
20170125565 | Nishimori | May 2017 | A1 |
20170256637 | Isobe | Sep 2017 | A1 |
20170358670 | Kub | Dec 2017 | A1 |
20180019333 | Kamada | Jan 2018 | A1 |
20180025911 | Walke | Jan 2018 | A1 |
20180026099 | Miyamoto | Jan 2018 | A1 |
20180145163 | Teo | May 2018 | A1 |
20180158904 | Zhao | Jun 2018 | A1 |
20180308909 | Shih | Oct 2018 | A1 |
20180308965 | Then | Oct 2018 | A1 |
20180313785 | Jang | Nov 2018 | A1 |
20180323297 | Suh | Nov 2018 | A1 |
20190245090 | Kusayanagi | Aug 2019 | A1 |
20190280111 | Shimizu | Sep 2019 | A1 |
20190296155 | Sawabe | Sep 2019 | A1 |
20200006576 | Ma | Jan 2020 | A1 |
20200193927 | Kurokawa | Jun 2020 | A1 |
20200251583 | Chiang | Aug 2020 | A1 |
20210020769 | Lee | Jan 2021 | A1 |
20220165866 | Chang | May 2022 | A1 |
20220165873 | Yang | May 2022 | A1 |
20220173236 | Lee | Jun 2022 | A1 |
20220216325 | Fang | Jul 2022 | A1 |
20220223694 | Kantarovsky | Jul 2022 | A1 |
20220271153 | Chiang | Aug 2022 | A1 |
20230129579 | Lee | Apr 2023 | A1 |
20230163205 | Chen | May 2023 | A1 |
20230163207 | Chang | May 2023 | A1 |
20230207679 | Hou | Jun 2023 | A1 |
20230231022 | Yang | Jul 2023 | A1 |
20230238445 | Lin | Jul 2023 | A1 |
Number | Date | Country |
---|---|---|
2 747 145 | Jun 2014 | EP |
2 747 145 | Mar 2017 | EP |
Entry |
---|
Tae-Hyeon Kim et al., GaN Schottky Barrier MOSFET using Indium-Tin-Oxide as Source, Drain and Gate Material, 2010 IEEE International Conference of Electron Devices and Solid-State Circuits (EDSSC), pp. 1-4, XP031979054 ,2010. |
Number | Date | Country | |
---|---|---|---|
20210134994 A1 | May 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16521548 | Jul 2019 | US |
Child | 17145414 | US |