This application is a continuation of application Ser. No. 884,126, filed July 10, 1986 (now abandoned), which was a continuation of application Ser. No. 779,183, filed Sept. 23, 1985 (now abandoned), which was a continuation of application Ser. No. 199,773, filed Oct. 22, 1980 (now U.S. Pat. No. 4,543,500), which is a divisional of application Ser. No. 944,822, filed Sept. 22, 1978 (now U.S. Pat. No. 4,239,993). Other related applications based upon application Ser. No. 944,822 issued as U.S. Pat. Nos. 4,533,843, 4,370,575, 4,418,293, and 4,543,501.
Number | Name | Date | Kind |
---|---|---|---|
3387286 | Dennard | Jun 1968 | |
3588844 | Christensen | Jun 1971 | |
3909631 | Kitagawa | Sep 1975 | |
3949383 | Askin et al. | Apr 1976 | |
3969706 | Proebsting et al. | Jul 1976 | |
4027294 | Meusburger et al. | May 1977 | |
4028557 | Wilson | Jun 1977 | |
4050061 | Kitagawa | Sep 1977 | |
4061999 | Proebsting et al. | Dec 1977 | |
4070590 | Ieda et al. | Jan 1978 | |
4081701 | White, Jr. et al. | Mar 1978 | |
4144590 | Kitagawa et al. | Mar 1979 | |
4195357 | Kuo et al. | Mar 1980 | |
4239993 | McAlexander, III et al. | Dec 1980 | |
4262342 | Tuan | Apr 1981 | |
4286178 | Rao et al. | Aug 1981 | |
4508980 | Puar | Apr 1985 | |
4543500 | McAlexander, III et al. | Sep 1985 |
Entry |
---|
Foss et al., "Peripheral Circuits for One-Transistor Cell MOS-RAM's", IEEE JSSC, vol. SC-10, No. 5, 10-1975, pp. 255-261. |
Foss et al., An Analysis of the Intel i2104a, pub. by MOSAID, Inc., Ottawa, Canada, 3-1977. |
Joynson et al., "Eliminating Threshold Losses in MOS Circuits by Bootstrapping Using Varactor Coupling", IEEE JSSC, vol. SC-7, No. 3, 6-1972, pp. 217-224. |
Proebsting et al., "A TTL Compatible 4096-Bit N-Channel RAM", ISSCC Digest of Technical Papers, 2-1973, pp. 28-29. |
Lee et al., "A 80ns 5V-Only Dynamic RAM", ISSCC Digest of Technical Papers, 2-1979, pp. 142-143. |
Tasch, Jr. et al., "Charge Capacity Analysis of the Charge-Coupled RAM Cell", IEEE JSCC, vol. SC-11, No. 5, 10-1976, pp. 575-585. |
Green et al., "A 4096 Bit, N-Channel, Single Transistor per cell RAM", Internationaler Elektronik-Arbeitskreis, 1973, pp. 4-13. |
Askin et al., "Gated Output Word Decoder", IBM-TDB, vol. 17, No. 5, pp. 1359-1360, 10/1974. |
Kuo et al., "16-K RAM Built with Proven Process May Offer High Start-Up Reliability", Electronics (pub.); pp. 81-86; 5/13/76. |
Gray, "Three Level Word Line Pulse for Single FET Cell Arrays", IBM TDB; vol. 20, No. 5, pp. 1718-1719; 10/1977. |
Rossi, "Bilevel Word Driver for Single-Device Cells", IBM-TDB; vol. 18, No. 7, pp. 2089-2090; 12/1975. |
Number | Date | Country | |
---|---|---|---|
Parent | 944822 | Sep 1978 |
Number | Date | Country | |
---|---|---|---|
Parent | 884126 | Jul 1986 | |
Parent | 779183 | Sep 1985 | |
Parent | 199773 | Oct 1980 |