This document relates generally to electronic circuits for optical applications, and in particular it relates to circuit assemblies that include a laser emitting diode.
Electronic laser transmitter systems can include a laser driver and a laser emitting diode. The laser driver and laser diode connection can include significant undesirable circuit parasitics such as unwanted circuit capacitance or unwanted circuit inductance for example. The circuit parasitics can prevent fast rise times and fall times that are required for high power output within narrow pulses to stay within eye-safety limits. Additionally, unwanted circuit parasitics may cause high overshoot and undershoot especially in high power operation of the laser transmitter system. The high overshoot and undershot can cause distortion of the laser pulse shape and may damage the electronic circuitry.
This document relates generally to power management circuits and methods of their operation. An electronic circuit assembly according to various aspects includes a circuit substrate and a laser diode. The circuit substrate includes a top surface, a bottom surface, and a cavity formed at an edge of the circuit substrate that exposes an intermediate surface between the top surface and the bottom surface of the circuit substrate. The laser diode includes a top surface, a bottom surface, and a side surface. The bottom surface of the laser diode is arranged on the intermediate surface of the circuit substrate.
This section is intended to provide an overview of subject matter of the present patent application. It is not intended to provide an exclusive or exhaustive explanation of the invention. The detailed description is included to provide further information about the present patent application.
In the drawings, which are not necessarily drawn to scale, like numerals may describe similar components in different views. Like numerals having different letter suffixes may represent different instances of similar components. The drawings illustrate generally, by way of example, but not by way of limitation, various embodiments discussed in the present document.
V
L=(di/dt)L,
where L is the parasitic inductance and i is the current through the parasitic inductance. These voltage drops limit the fast rise times available with the laser diodes
During turn-off, the parasitic inductances and capacitances can cause voltage jumps that might damage the switching transistors (e.g., the FETs) or the laser diode. When the switching transistor is ON, current passes through the hot loop path for a period of time. When the switching transistor turns off, current stored in the parasitic inductances needs to flow through some leakage path, and voltage overshoots and undershoots can occur as a result.
The top surface of the laser DIE 502 is the laser diode anode and the bottom surface of the laser DIE 502 is the laser diode cathode. The bottom surface of the laser DIE 502 is mounted on the intermediate surface 532 of the laser DIE 502. The laser DIE 502 has a side surface. The laser DIE 502 may be an edge emitting laser diode that emits laser energy from the side surface in a direction parallel to the top surface of the circuit substrate 520 and away from the cavity wall or walls formed by the circuit substrate. The example of
The top surface of the laser diode is substantially aligned with the top surface of the circuit substrate 520 so that the length of the wirebonds 522 is reduced or minimized to reduce the parasitic inductance associated with the wirebonds 522. Because the top surface of the laser diode is aligned with the top surface of the circuit substrate 520, the top surface of the laser DIE 502 may be aligned below the bottom surface of the SMD 518.
Also, one via or one set of vias (the via on the right in
The additional layers shown in
If a high-side switch circuit as in the example of
Different approaches can be used to minimize the parasitics. The thermal vias 534 can be sized and shaped to minimize the parasitics. The thermal vias 534 can be formed using a thermally conductive but non-electrically conductive material. The additional conductive traces 536 or conductive planes can be removed or a thermally conducting but not electrically conducting adhesive can be used at the top of the thermal vias 534 to block any electrical paths into the thermal vias 534.
In some aspects, the circuit substrate is a PCB including multiple layers. The top of the PCB is formed smaller than the next lower layer of the PCB to leave the intermediate layer exposed. In some aspects, the circuit substrate is a silicon substrate and a top surface of the silicon substrate is partially etched to expose the intermediate surface.
At 610, a laser diode is disposed on the intermediate surface of the circuit substrate. In certain aspects, conductive epoxy is used to the mount the laser diode on the intermediate surface. The bottom surface of the laser diode is arranged on the intermediate surface of the circuit substrate, and the top surface of the laser diode is aligned with the top surface of the circuit substrate. In certain aspects, the laser diode is an edge emitting laser diode. Laser energy of the edge emitting laser diode is emitted from the side surface of the laser diode (e.g., parallel to the top surface of the circuit substrate. In certain aspects, the laser diode is a vertical cavity surface emitting laser diode. Laser energy of the edge emitting laser diode is emitted from the top surface of the laser diode (e.g., perpendicular to the top surface of the circuit substrate).
A surface mount device (SMD) can be arranged on the top surface of the circuit substrate. The SMD can include one or more of a low-side switch circuit and a high-side switch circuit to control the switching of the laser diode. In some aspects, the method 600 includes forming one or more signal vias in the portion of the circuit substrate above the intermediate layer. As shown in
In some aspects forming the circuit substrate includes forming one or more thermal vias in the circuit substrate below the intermediate surface. In certain aspects, electrically conductive traces or electrically conductive planes are formed in the circuit substrate to contact the thermal vias. The thermal vias and the cathode may be electrically connected to circuit ground, such as when the edge emitting laser diode is driven using a high side switch. In certain aspects, the edge emitting laser diode is driven using a low side switch. In this case, the thermal vias are not electrically conductive but are still thermally conductive. In certain aspects, the thermal vias are electrically and thermally conductive and a non-electrically conductive material is placed between the intermediate surface and the thermal vias.
The circuit assembly formed reduces parasitic inductances and capacitances that limit performance of the edge emitting laser diode. With the reduced parasitics, power levels of the laser diodes can be increased within narrow pulses of ON time of the laser diodes.
Aspect 1 includes subject matter (such as an electronic assembly) comprising a circuit substrate and a laser diode. The circuit substrate includes a top surface, a bottom surface, and a cavity formed at an edge of the circuit substrate that exposes an intermediate surface between the top surface and the bottom surface of the circuit substrate. The laser diode includes a top surface, a bottom surface, and a side surface, and the bottom surface of the laser diode is arranged on the intermediate surface of the circuit substrate.
In Aspect 2, the subject matter of Aspect 1 optionally includes an edge emitting laser diode configured to emit laser energy from a side surface of the laser diode, the bottom surface of the edge emitting laser diode is arranged on the intermediate surface of the circuit substrate and the top surface of the edge emitting laser diode is substantially aligned with the top surface of the circuit substrate.
In Aspect 3, the subject matter of Aspect 2 optionally includes a circuit substrate including one or more signal vias extending from a height of the intermediate surface to the top surface of the circuit substrate.
In Aspect 4, the subject matter of Aspect 3 optionally includes one or more signal vias with a height substantially equal to a height of the edge emitting laser diode.
In Aspect 5, the subject matter of one or both of Aspects 3 and 4 optionally includes a surface mount device (SMD) disposed on the top surface of the circuit substrate. The intermediate surface of the circuit substrate includes one or more electrically conductive traces electrically connected to the bottom surface of the edge emitting laser diode. The top surface of the circuit substrate includes one or more one or more electrically conductive traces electrically connected to the SMD, and at least one via of the one or more signal vias provide electrical continuity between the bottom surface of the edge emitting laser diode and the SMD.
In Aspect 6, the subject matter of one or any combination of Aspects 1-5 optionally includes the cavity of the circuit substrate having one wall extending along the edge of the circuit substrate.
In Aspect 7, the subject matter of one or any combination of Aspects 1-5 optionally includes the cavity of the circuit substrate positioned at a corner of the circuit substrate and the cavity including two walls.
In Aspect 8, the subject matter of one or any combination of Aspects 1-5 optionally includes the cavity of the circuit substrate is a notch in the circuit substrate that is arranged at the edge of the circuit substrate and includes three walls.
In Aspect 9, the subject matter of one or any combination of Aspects 1-8 optionally includes a surface mount device (SMD) disposed on the top surface of the circuit substrate and including a high side switch to drive the laser diode, and one or more thermal vias disposed below the intermediate surface of the circuit substrate and under the laser diode. The bottom surface of the laser diode and the thermal vias are connected to circuit ground.
In Aspect 10, the subject matter of one or any combination of Aspects 1-8 optionally includes a surface mount device (SMD) disposed on the top surface of the circuit substrate and including a low side switch to drive the laser diode. The electronic assembly includes one or more electrically conductive traces disposed on the intermediate surface and electrically connected to the bottom surface of the laser diode, one or more thermal vias disposed below the intermediate surface of the circuit substrate and under the laser diode, and a thermally conducting and electrically non-conducting layer positioned between the bottom surface of the laser diode and the one or more thermal vias.
In Aspect 11, the subject matter of one or any combination of Aspects 1-8 optionally includes a surface mount device (SMD) disposed on the top surface of the circuit substrate and including a low side switch to drive the laser diode. The electronic assembly includes one or more electrically conductive traces disposed on the intermediate surface and electrically connected to the bottom surface of the laser diode, and one or more thermal vias disposed below the intermediate surface of the circuit substrate and under the laser diode. The thermal vias comprise a thermally conductive and electrically non-conductive material.
Aspect 12 includes subject matter (such as a method of making an electronic circuit assembly) or can optionally be combined with one or any combination of Aspects 1-11 to include such subject matter, comprising forming a circuit substrate to include a top surface, a bottom surface, and a cavity that exposes an intermediate surface between the top surface and the bottom surface, and disposing an edge emitting laser diode on the intermediate surface of the circuit substrate. A bottom surface of the laser diode is arranged on the intermediate surface of the circuit substrate, and the top surface of the laser diode is aligned with the top surface of the circuit substrate.
In Aspect 13, the subject matter of Aspect 12 optionally includes disposing an edge emitting laser diode on the intermediate surface of the circuit substrate.
In Aspect 14, the subject matter of one or both of Aspects 12 and 13 optionally includes forming the circuit substrate to include a cavity having one wall extending along the edge of the circuit substrate.
In Aspect 15, the subject matter of one or both of Aspects 12 and 13 optionally includes forming the circuit substrate to include a cavity having two walls and positioned at a corner of the circuit substrate.
In Aspect 16, the subject matter of one or both of Aspects 12 and 13 optionally includes forming the circuit substrate to include a notch at the edge of the circuit substrate as the cavity that exposes the intermediate surface.
In Aspect 17, the subject matter of one or any combination of Aspects 12-16 optionally includes disposing an edge emitting laser diode on the intermediate surface of the circuit substrate so that a top surface of the edge emitting laser diode is substantially aligned with the top surface of the circuit substrate, and forming one or more signal vias in the circuit substrate. The one or more signal vias have a height substantially equal to a height of the edge emitting laser diode and extending from the top surface of the circuit substrate to a height of the intermediate surface of the circuit substrate.
In Aspect 18 the subject matter of Aspect 17 optionally includes forming electrically conductive interconnect on the intermediate surface and the top surface of the circuit substrate to contact the one or more signal vias, and disposing a surface mount device (SMD) on the top surface of the circuit substrate so that the one or more signal vias provide electrical continuity between the bottom surface of the edge emitting laser diode and the SMD.
In Aspect 19, the subject matter of Aspect 18 optionally includes disposing one or both of electrically conductive traces and electrically conductive planes in the circuit substrate and disposing one or more thermal vias below the intermediate surface of the cavity of the circuit substrate and under the edge emitting laser diode. The one or more thermal vias are electrically connected to the one or both of the electrically conductive traces and electrically conductive planes.
In Aspect 20, the subject matter of Aspect 19 optionally includes disposing a surface mount device (SMD) on the top surface of the circuit substrate that includes a high side switch to drive the edge emitting laser diode, and electrically connecting the bottom surface of the edge emitting laser diode, the one or more thermal vias, and at least one of the electrically conductive traces and electrically conductive planes to circuit ground.
In Aspect 21, the subject matter of one or any combination of Aspects 12-17 optionally includes disposing one or more thermal vias below the intermediate surface of the cavity of the circuit substrate and under the edge emitting laser diode. The one or more thermal vias comprise a thermally conductive and electrically non-conductive material. The subject matter further includes disposing a surface mount device (SMD) on the top surface of the circuit substrate that includes a low side switch to drive the edge emitting laser diode.
In Aspect 22, the subject matter of one or any combination of Aspects 12-17 optionally includes disposing one or more thermal vias below the intermediate surface of the cavity of the circuit substrate and under the edge emitting laser diode, disposing a surface mount device (SMD) on the top surface of the circuit substrate that includes a low side switch to drive the edge emitting laser diode, and disposing a thermally conducting and electrically non-conducting layer between the bottom surface of the edge emitting laser diode and the one or more thermal vias.
Aspect 23 includes subject matter (such as a laser transmitter system) or can optionally be combined with one or any combination of Aspects 1-22 to include such subject matter, comprising a circuit substrate including a top surface, a bottom surface, and a cavity formed at an edge of the circuit substrate that exposes an intermediate surface between the top surface and the bottom surface of the circuit substrate, an edge emitting laser diode including a top surface, a bottom surface, and a side surface facing away from a wall of the cavity, wherein laser energy of the laser diode is emitted from the side surface of the laser diode; the bottom surface of the laser diode is arranged on the intermediate surface of the circuit substrate, and the top surface of the laser diode is aligned with the top surface of the circuit substrate; one or more wire bonds connecting the top surface of the edge emitting laser diode to the top surface of the circuit substrate; a surface mount device (SMD) disposed on the top surface of the circuit substrate; and one or more signal vias extending in the circuit substrate from a height of the intermediate surface to the top surface of the circuit substrate, where the one or more signal vias provide electrical continuity between the bottom surface of the edge emitting laser diode and the SMD.
In Aspect 24, the subject matter of Aspect 23 optionally includes an SMD including a high side switch to drive the edge emitting laser diode, and the bottom surface of the edge emitting laser diode is electrically connected to circuit ground.
In Aspect 25, the subject matter of Aspect 23 optionally includes an SMD including a low side switch to drive the edge emitting laser diode, and the bottom surface of the edge emitting laser diode is electrically connected to circuit ground.
These non-limiting Aspects can be combined in any permutation or combination. The above detailed description includes references to the accompanying drawings, which form a part of the detailed description. The drawings show, by way of illustration, specific embodiments in which the invention can be practiced. These embodiments are also referred to herein as “examples” or “aspects.” All publications, patents, and patent documents referred to in this document are incorporated by reference herein in their entirety, as though individually incorporated by reference. In the event of inconsistent usages between this document and those documents so incorporated by reference, the usage in the incorporated reference(s) should be considered supplementary to that of this document; for irreconcilable inconsistencies, the usage in this document controls.
In this document, the terms “a” or “an” are used, as is common in patent documents, to include one or more than one, independent of any other instances or usages of“at least one” or “one or more.” In this document, the term “or” is used to refer to a nonexclusive or, such that “A or B” includes “A but not B,” “B but not A,” and “A and B,” unless otherwise indicated. In the appended claims, the terms “including” and “in which” are used as the plain-English equivalents of the respective terms “comprising” and “wherein.” Also, in the following claims, the terms “including” and “comprising” are open-ended, that is, a system, device, article, or process that includes elements in addition to those listed after such a term in a claim are still deemed to fall within the scope of that claim. Moreover, in the following claims, the terms “first,” “second,” and “third,” etc. are used merely as labels, and are not intended to impose numerical requirements on their objects. Method examples described herein can be machine or computer-implemented at least in part.
The above description is intended to be illustrative, and not restrictive. For example, the above-described examples (or one or more aspects thereof) may be used in combination with each other. Other embodiments can be used, such as by one of ordinary skill in the art upon reviewing the above description. The Abstract is provided to comply with 37 C.F.R. § 1.72(b), to allow the reader to quickly ascertain the nature of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims. Also, in the above Detailed Description, various features may be grouped together to streamline the disclosure. This should not be interpreted as intending that an unclaimed disclosed feature is essential to any claim. Rather, inventive subject matter may lie in less than all features of a particular disclosed embodiment. Thus, the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate embodiment. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
This application claims the benefit of priority to U.S. Provisional Application Ser. No. 62/812,869, filed Mar. 1, 2019, which is hereby incorporated by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
62812869 | Mar 2019 | US |