1. Field of the Invention
The present invention relates to a method of implementing an injection molded soldering process for three-dimensional structures, particularly, such as directed to three-dimensional semiconductor chip stacking. Furthermore, the invention is also directed to an arrangement for implementing the injection molded soldering (IMS) process and to a product obtained thereby.
Basically, in the current state of the technology, in implementing the forming or manufacture of so called three-dimensional semiconductor chip stacking, there is employed an injection molded soldering (IMS) process, which may also be referred to as a “C4NP” process (Controlled Collapse Chip Connection New Process). In essence, the IMS process may be considered a transfer mold process in which a mold, which is equipped with a plurality of sites for the placement of solder, such as cavities formed in a mold plate into which the solder can be positioned or injected, and wherein these sites may be provided at various locations and possess diverse geometries. Once the mold is filled with the unique and required configurations of solder in the placement locations, the formed material or solder can then be transferred to a semiconductor die or module and serve as a suitable interconnect for the semiconductor chip or chips.
The present state of the technology in manufacturing stacked semiconductor chips in various aspects normally employs the use of wire bonds which lead from a substrate to the respective semiconductor chip, and upon occasion as required, from semiconductor chip to semiconductor chip in the diverse superimposed or stacked layers of the structure. In some instances, a die can be thinned and through vias formed for direct semiconductor chip-to-chip joining, whereupon a dielectric material may then thereafter suitably encapsulate the structure, as is well known in the art.
Other more recent advances in the technology employ solder, such as solder balls and/or solder bumps for implementing various methods in effecting the stacking of semiconductor chips. In that instance, individual units or modules may have the chips mounted on dielectric layers, and provided with conductive traces on the dielectric layers interconnecting contacts on the semiconductor chips with terminals, which are disposed in peripheral regions of the dielectric layers.
Still further advances in the technology combine the above-mentioned concept of wire bonding the superimposed semiconductor chip layers and solder interconnections, wherein the solder connections may, upon occasion, pass through vias, which are formed in materials connecting the semiconductor chip layers, and wherein various pads are then connected to the interconnecting traces by means of wire bonds and then suitably encapsulated in a dielectric material.
However, the extent of the presently continuous advances in the technology in the formation or evolution of ever denser or miniaturized three-dimensional electronic packaging arrangements and other improvements imparted to such electronic packaging; for example, in the employment of superimposed layers of semiconductor chips or electronic components, are subject to limitations or restrictions in their abilities to provide a comprehensive structure, which is capable of effectively combining various sizes and configurations of solder interconnects on a single level, while at the same time be able to accommodate other electronic packages and components which are present within the stack of semiconductor chips or the three-dimensional package which has been formed.
2. Discussion of the Prior Art
Various prior art publications are presently in existence, which either provides for wire bonding or combinations of solder connections and wire bonding, such as for multiple layers of semiconductor chips or similar components of electronic package arrangements.
In connection with the foregoing, wire-bonding methods for multiple electronic layers, such as semiconductor chips, are illustrated in Pflughaupt, et al., U.S. Pat. No. 6,913,949 B2, wherein a stacked chip assembly includes individual units having chips mounted on dielectric layers and traces on the layers interconnecting contacts of the chips with terminals, which are located in the peripheral regions of the dielectric layers. In that manner, there are provided solder connections and solder bumps for chip stacking.
Pursuant to the prior art, a combination of wire bonding and solder interconnections for multiple layers of semiconductor chips is disclosed in Akram, et al., U.S. Pat. No. 6,222,265 B1, wherein a semiconductor chip package includes multiple stacked substrates having flip chips attached to a substrate with chip-on-dashboard assembly techniques utilizing combinations of electrical connections through the use of solder, and also in a combination with wire bond connections.
The foregoing patent publications provide disclosures which are limited in their particular abilities to meet the requirements of the ever-increasingly demanding electronic packaging technologies, and whereby the current limitations in structure and configuration are inventively solved by the present invention, which provides various structures that are rendered available through the unique IMS processes, so as to produce an improved and simplified three-dimensional semiconductor chip stacking structure.
Accordingly, pursuant to a first embodiment of the invention, the joining of the semiconductor chip layers with a substrate is implemented, rather than by means of currently known wire bond stacking, through the intermediary of columns of solder material formed by the IMS process, thereby providing mechanical reliability, electrical and/or cost advantages imparted by the flip chip interconnect structures. In this connection, various diversely dimensioned solder column interconnects allow for simple and dependable connections to a substrate by a plurality of superimposed layers or stacked arrays of semiconductor components, such as semiconductor chips.
In accordance with a further aspect of the present invention, it is possible to derive a unique design for an IMS mold structure, which contains cavities for forming the columnar fill of solder, and which also incorporates further cavities acting as cutouts for dies or the positioning of other electronic packages or modules.
In that connection, the injection molded soldering (IMS) process can be readily modified to accommodate the use of the cutout cavities, which contain the dies or modules and inhibiting the injection of solder along central rows of module carriers where the semiconductor chips would be located. Pursuant to further modification, it is contemplatable to initially fill all of the columnar cavities and cutout cavities, and to then utilize a specially designed wettable fixture and a transfer operation to remove solder from only the cavity cutouts, so as to enable the positioning therein of the respective dies, electronic packages or modules.
It is, accordingly, an object of the present invention to provide an injection molded soldering process for three-dimensional structures.
A more specific object of the invention resides in the provision of an injection molded soldering process, which is directed to the manufacture of three-dimensional semiconductor chip stacks.
Another object of the present invention resides in the provision of an arrangement including a mold structure for implementing the injection molded soldering process, as described herein.
Reference may now be made to the following detailed description of the invention, taken in conjunction with the accompanying drawings; in which:
a and 6b illustrate, respectively, diagrammatic plan views of two embodiments of a mold design for employing the IMS process in a chip stacking arrangement;
a-9d are cross sectional side elevational views which illustrate a method according to an embodiment of the invention eventuating in the package of
b includes etched vertical columns;
c includes an IMS head for solder filling the vertical columns;
d depicts the resist removed and solder filled vertical columns;
a-10d are cross sectional side elevational views which illustrate a method according to an embodiment of the invention eventuating in the package of
b depicts etched vertical columns;
c depicts an IMS head for solder filling the vertical columns;
d depicts the resist removed and solder filled vertical columns; and
Referring in more specific particularity to
More recently, for example, as also embodied in the disclosure of the above-referenced U.S. Pat. No. 6,913,949, and as shown in
Also represented in U.S. Pat. No. 6,222,265 B1, the various layers of semiconductor chips may also be interconnected through vias by means of electrically conductive solder contacting pads and traces on the chips and, moreover, further electronic components or pads on the chips may be connected by means of wire bonds, all of these solder connections and wire bonds generally being embedded in a dielectric underfill material.
As illustrated in
A mold 50, as shown in
As generally diagrammatically shown in
It is also possible that all IMS interconnects can be positioned at a single time, or if the mold die includes C4 type of interconnects to an adjacent die, it is possible to join and reflow the IMS interconnects and the mold die-to-die interconnects in a single step.
The top layer of the stacked three-dimensional structure would now be the largest sized die, reverting to
Alternatively a stacked three-dimensional structure could be fabricated wherein the stacked die or thinned stacked die or stacked die and package contain through silicon vias and/or holes whereby the electrical interconnections between the stacked die, stacked die and package and/or stacked die, package and heat sink may be filled and interconnected using the IMS or C4NP process.
As illustrated in
Alternatively, as shown in
In this instance, subsequent to the filling of the solder column cavities 76 and chip cutout cavity 82 with the solder material 78, a shaped wettable material is applied to the mold surface portion 90 above the cavity 82, so as to remove the solder material from the chip cutout cavity 82, and then in a transfer operation permitting the chip cutout cavity or cutout cavities to be utilized in connection with the insertion of the required semiconductor chip or chips, or other electronic component or components (not shown), while employing the solder columns 92 in cavities 76 to form the desired electrical connections to the chip arrays on the chip carrier, as previously described in connection with
Referring to
Referring to
From the foregoing, it becomes readily evident that the present invention provides a distinct advantage over the prior art in forming electrical connects for pluralities or arrays of superimposed semiconductor chips or similar electronic devices.
While the present invention has been particularly shown and described with respect to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may be made without departing from the spirit and scope of the present invention. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated, but to fall within the spirit and scope of the appended claims.
This application is a divisional of U.S. Ser. No. 11/670,543, filed Feb. 2, 2007, the entire contents of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5775569 | Berger et al. | Jul 1998 | A |
5971058 | Bolde et al. | Oct 1999 | A |
6222265 | Akram et al. | Apr 2001 | B1 |
6664644 | Morozumi | Dec 2003 | B2 |
6913949 | Pflughaupt et al. | Jul 2005 | B2 |
20060071314 | Ho et al. | Apr 2006 | A1 |
20060076671 | Kariya et al. | Apr 2006 | A1 |
Number | Date | Country |
---|---|---|
255023 | May 2006 | TW |
Number | Date | Country | |
---|---|---|---|
20100276813 A1 | Nov 2010 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11670543 | Feb 2007 | US |
Child | 12839214 | US |