Claims
- 1. A semiconductor integrated circuit comprising:a clock input buffer receiving an external clock signal for outputting an internal clock signal; a clock detection circuit for detecting the external clock signal and for outputting a detection signal; a judgment circuit receiving the detection signal and a self-refresh operation signal for outputting an activation signal to activate the clock input buffer in response to the detection signal during a self-refresh operation; and a delayed locked loop circuit receiving the internal clock signal for adjusting a phase of the internal clock signal.
- 2. A semiconductor integrated circuit as claimed in claim 1, wherein said semiconductor integrated circuit is a synchronous dynamic random access memory, and said delay locked loop circuit controls an output timing of an output circuit that outputs data in synchronization with the external clock signal.
- 3. A semiconductor integrated circuit as claimed in claim 2, wherein said delay locked loop circuit comprises:a delay circuit for receiving the internal clock signal, delaying the internal clock signal by a predetermined amount, and outputting a delayed signal; a dummy delay circuit for receiving the internal clock signal, delaying the internal clock signal by the same amount as that of said delay circuit, and outputting the delayed signal; a delay control circuit for providing said delay circuit and dummy delay circuit with the same delay amount; and a phase comparison circuit for receiving a reference signal corresponding to the internal clock signal and an objective signal made by passing the output of said dummy delay circuit through predetermined circuits, and supplying pulses whose number corresponds to a phase difference between the reference signal and the objective signal, to said delay control circuit to control the delay amount of said delay circuit and said dummy delay circuit.
- 4. A semiconductor integrated circuit as claimed in claim 3, wherein said delay locked loop circuit further comprises a frequency divider that receives the internal clock signal and outputs an output signal to said dummy delay circuit and the reference signal to said phase comparison circuit.
- 5. A semiconductor integrated circuit having a clock input circuit for receiving an external clock signal and outputting an internal clock signal, and an internal circuit that receives the internal clock signal and spends a predetermined time to establish a steady state, said clock input circuit comprising:a clock input buffer generating the internal clock signal from the external clock signal; a clock detection circuit for detecting whether the external clock signal is provided to output a detection signal; and a judgment circuit receiving the detection signal and a self-refresh operation signal for outputting an activation signal to the clock input buffer during a self-refresh operation in response to the detection signal; and an internal oscillator for generating pulses at predetermined intervals during a self-refresh mode, to carry out the self-refresh operation, said clock input buffer outputs the internal clock signal during the self-refresh mode when the external clock signal is provided and said clock input buffer is deactivated when the external clock signal is stopped.
- 6. A clock input circuit comprising:a clock input buffer for receiving an external clock signal for outputting an internal clock signal; a clock detection circuit for detecting whether the external clock signal is provided to output a detection signal; and a judgment circuit receiving the detection signal and a self-refresh operation signal, for outputting an activation signal to the clock input buffer during a self-refresh operation in response to the detection signal, the self-refresh operation signal being generated based on an output signal of an internal oscillator.
Priority Claims (2)
Number |
Date |
Country |
Kind |
10-009533 |
Jan 1998 |
JP |
|
11-012184 |
Jan 1999 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part application of Ser. No. 09/109,899 filed on Jul. 2, 1998 now abandoned.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5402389 |
Flannagan et al. |
Mar 1995 |
A |
5629897 |
Iwamoto et al. |
May 1997 |
A |
5793680 |
Okajima |
Aug 1998 |
A |
6037813 |
Eto et al. |
Mar 2000 |
A |
6192429 |
Jeong et al. |
Feb 2001 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
06075657 |
Mar 1994 |
JP |
09198866 |
Jul 1997 |
JP |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/109899 |
Jul 1998 |
US |
Child |
09/344810 |
|
US |